CY7C1347-166AC Cypress Semiconductor Corporation., CY7C1347-166AC Datasheet

no-image

CY7C1347-166AC

Manufacturer Part Number
CY7C1347-166AC
Description
128K x 36 Synchronous-Pipelined Cache RAM
Manufacturer
Cypress Semiconductor Corporation.
Datasheet
Features
Intel and Pentium are registered trademarks of Intel Corporation.
PowerPC is a trademark of IBM Corporation.
Cypress Semiconductor Corporation
Logic Block Diagram
• Low (1.65 mW) standby power (f=0, L version)
• Supports 100-MHz bus for Pentium® and PowerPC™
• Fully registered inputs and outputs for pipelined
• 128K x 36 common I/O architecture
• Single 3.3V power supply
• Fast clock-to-output times
• User-selectable burst counter supporting Intel®
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• JEDEC-standard 100-pin TQFP pinout
• “ZZ” Sleep Mode option and Stop Clock option
operations with zero wait states
operation
Pentium interleaved or linear burst sequences
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 117-MHz device)
— 5.5 ns (for 100-MHz device)
ADSP
ADSC
A
BW
BW
BW
CE
CE
CE
ADV
GW
BWE
BW
CLK
[15:0]
OE
ZZ
2
0
1
2
3
1
3
16
128K x 36 Synchronous-Pipelined Cache RAM
(A
0
,A
1
) 2
14
CE
CE
D
CLR
D
D
D
D
D
CE
D
ENABLE DELAY
DQ[31:24]
DQ[23:16]
DQ[15:8]
CLK
3901 North First Street
DQ[7:0]
CLK
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
REGISTER
REGISTER
COUNTER
REGISTER
CONTROL
ADDRESS
ENABLE
SLEEP
BURST
PRELIMINARY
Q
Q
Q
Q
Q
0
1
Q
Q
Q
Q
14
Functional Description
The CY7C1347 is a 3.3V 128K by 36 synchronous-pipelined
cache SRAM designed to support zero wait state secondary
cache with minimal glue logic.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. Max-
imum access delay from the clock rise is 3.5 ns (166-MHz
device). A 2-bit on-chip wraparound burst counter captures the
first address in a burst sequence and automatically increments
the address for the rest of the burst access.
The CY7C1347 supports either the interleaved burst se-
quence used by the Intel Pentium processor or a linear burst
sequence used by processors such as the PowerPC. The burst
sequence is selected through the MODE pin. Accesses can be
initiated by asserting either the processor address strobe
(ADSP) or the controller address strobe (ADSC) at clock rise.
Address advancement through the burst sequence is con-
trolled by the ADV input.
Byte write operations are qualified with the four Byte Write
Select (BW
the byte write inputs and writes data to all four bytes. All writes
are conducted with on-chip synchronous self-timed write cir-
cuitry.
Three synchronous chip selects (CE
chronous output enable (OE) provide for easy bank selection
and output three-state control. In order to provide proper data
during depth expansion, OE is masked during the first clock of
a read cycle when emerging from a deselected state.
[3:0]
San Jose
) inputs. A Global Write Enable (GW) overrides
16
CLK
REGISTERS
OUTPUT
36
CA 95134
128K x 36
MEMORY
ARRAY
1
, CE
CLK
REGISTERS
2
CY7C1347
, CE
INPUT
August 24, 1998
fax id: 1113
36
3
DQ
DP
) and an asyn-
408-943-2600
[31:0]
[3:0]

Related parts for CY7C1347-166AC

CY7C1347-166AC Summary of contents

Page 1

... PowerPC is a trademark of IBM Corporation. Cypress Semiconductor Corporation PRELIMINARY Functional Description The CY7C1347 is a 3.3V 128K by 36 synchronous-pipelined cache SRAM designed to support zero wait state secondary cache with minimal glue logic. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock ...

Page 2

... PRELIMINARY 100-Lead TQFP 7C1347-166 3.5 420 2.0 2 CY7C1347 DDQ 76 V SSQ BYTE1 SSQ 70 V DDQ 69 DQ ...

Page 3

... Selects burst order. When tied to GND selects linear burst sequence. When tied left floating selects interleaved burst sequence. This is a strap pin and DDQ should remain static during device operation. No Connects 3 CY7C1347 Description , CE , and and A are also loaded into ...

Page 4

... If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1347 is a common I/O device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQ –DQ ...

Page 5

... CY7C1347 , ADSP, and ADSC must remain inactive for the 3 after the ZZ input returns LOW. ADSP ADV WE OE CLK L-H High L-H High L-H High ...

Page 6

... X Current into Outputs (LOW)......................................... 20 mA Static Discharge Voltage .......................................... >2001V (per MIL-STD-883, Method 3015) Latch-Up Current.................................................... >200 +150 C Operating Range +125 C 0.5V to +4.6V Range Com’l 0. 0.5V DDQ 0. 0.5V DDQ 6 CY7C1347 ...

Page 7

... MHz 10-ns cycle, 100 MHz Max Device Deselected Test Conditions Min ZZ > > > < 0.2V 2t CYC 7 CY7C1347 Min. Max. Unit 3.135 3.6 V 3.135 3.6 V 2.4 V 0.4 V 2.0 V 0.3V V DDQ –0.3 0 – –5 ...

Page 8

... Tested initially and after any design or process changes that may affect these parameters. 8. Input waveform should have a slew rate of 1V/ns. PRELIMINARY Test Conditions MHz 3.3V 3.3V DDQ R=317 3.3V OUTPUT 5 pF R=351 GND INCLUDING JIG AND SCOPE (b) 8 CY7C1347 Max. Unit [8] ALL INPUT PULSES 3.0V ...

Page 9

... At any given voltage and temperature, t EOHZ PRELIMINARY [9,10,11] -166 -133 Min. Max. Min. 6 7.5 1.7 1.9 1.7 1.9 2.0 2.5 0.5 0.5 3.5 1.5 2.0 2.0 2.5 0.5 0.5 2.0 2.5 0.5 0.5 2.0 2.5 0.5 0.5 2.0 2.5 0.5 0.5 2.0 2.5 0.5 0.5 3 [10, 11] 3.5 [10,11 3.5 is less than t and t is less than t . EOLZ CHZ CLZ 9 CY7C1347 -117 -100 Max. Min. Max. Min. Max. 8.5 10 2.5 3.5 2.5 3.5 2.5 2.5 0.5 0.5 4 4.5 5.5 2.0 2.0 2.5 2.5 0.5 0.5 2.5 2.5 0.5 0.5 2.5 2.5 0.5 0.5 2.5 2.5 0.5 0.5 2.5 2.5 0.5 0.5 3.5 3.5 3 3.5 3.5 3 3.5 3.5 3.5 200 mV from Unit ns ...

Page 10

... WE is the combination of BWE & write cycle (see Write Cycle Descriptions table). = UNDEFINED PRELIMINARY Burst Write ADSP ignored with CE inactive masks ADSP define x = DON’T CARE 10 CY7C1347 Pipelined Write Unselected WD3 Unselected with CE 2 High ...

Page 11

... PRELIMINARY Burst Read ADSP ignored with Suspend Burst ADH masks ADSP EOHZ t DOH CLZ to define x = DON’T CARE = UNDEFINED 11 CY7C1347 Unselected Pipelined Read inactive 1 ADSC initiated read RD3 Unselected with CHZ ...

Page 12

... Single Write Burst Read CH t ADSP ignored with ADH RD3 masks ADSP 1 t EOHZ t DS See Note Out Out In to define x = DON’T CARE = UNDEFINED 12 CY7C1347 Unselected Pipelined Read inactive DOH Out Out Out t CHZ ...

Page 13

... ADH t WES ADSP ignored with CE HIGH 1 Q(D) and GW to define a write cycle (see Write Cycle Descriptions table). [1:0] and CE . All chip selects need to be active in order to select DON’T CARE = UNDEFINED 13 CY7C1347 CEH t WEH D (E) D (F) D (H) D (G) D(C) t DOH ...

Page 14

... ADSP HIGH ADSC CE 1 LOW CE 2 HIGH I/Os Note: 12. Device must be deselected when entering ZZ mode. See Cycle Description for all possible signal conditions to deselect the device. 13. I/Os are in three-state when exiting ZZ sleep mode. PRELIMINARY t ZZS I (active CCZZ Three-state 14 CY7C1347 t ZZREC ...

Page 15

... CY7C1347L–133AC 117 CY7C1347–117AC 117 CY7C1347L–117AC 100 CY7C1347–100AC 100 CY7C1347L–100AC Document #: 38-00727 Package Diagram 100-Pin Thin Plastic Quad Flatpack ( 1.4 mm) A101 © Cypress Semiconductor Corporation, 1998. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product ...

Related keywords