71M6513 Maxim, 71M6513 Datasheet - Page 28

no-image

71M6513

Manufacturer Part Number
71M6513
Description
The 71M6513 and 71M6513H are highly integrated SoCs with an MPU core, RTC, flash, and LCD driver
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6513-IEL
Manufacturer:
TERIDIA
Quantity:
20 000
Company:
Part Number:
71M6513-IELR/F
Quantity:
1 000
Part Number:
71M6513-IGT
Manufacturer:
MITE
Quantity:
8
Part Number:
71M6513-IGT
Manufacturer:
TERIDIA
Quantity:
20 000
Company:
Part Number:
71M6513-IGT
Quantity:
640
Part Number:
71M6513-IGT/F
Manufacturer:
MAXIM
Quantity:
1 300
Part Number:
71M6513-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6513-IGT/F
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
71M6513-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6513F-IM
Manufacturer:
TERIDIA
Quantity:
20 000
Part Number:
71M6513H-IGT
Manufacturer:
TERIDIAN
Quantity:
1 376
Part Number:
71M6513H-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6513H-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Table 23 specifies the combinations of operation modes allowed for timer 0 and timer 1:
Timer/Counter Mode Control Register (PCON):
The SMOD bit in the PCON register doubles the baud rate when set.
WD Timer (Software Watchdog Timer)
The software watchdog timer is a 16-bit counter that is incremented once every 24 or 384 clock cycles. After a reset, the
watchdog timer is disabled and all registers are set to zero. The watchdog consists of a 16-bit counter (WDT), a reload register
(WDTREL), prescalers (by 2 and by 16), and control logic. Once the watchdog is started, it cannot be stopped unless the
internal reset signal becomes active.
Note: It is recommended to use the hardware watchdog timer instead of the software watchdog timer.
WD Timer Start Procedure: The WDT is started by setting the SWDT flag. When the WDT register enters the state 0x7CFF,
an asynchronous WDTS signal will become active. The signal WDTS sets bit 6 in the IP0 register and requests a reset state.
WDTS is cleared either by the reset signal or by changing the state of the WDT.
Page: 28 of 104
TCON.7
TCON.6
TCON.5
TCON.4
TCON.3
TCON.2
TCON.1
TCON.0
Bit
A Maxim Integrated Products Brand
MSB
SMOD
Symbol
TF1
TR1
TF0
TR0
IE1
IE0
IT1
IT0
Timer 0 - mode 0
Timer 0 - mode 1
Timer 0 - mode 2
Function
The Timer 1 overflow flag is set by hardware when Timer 1 overflows. This flag
can be cleared by software and is automatically cleared when an interrupt is
processed.
Timer 1 Run control bit. If cleared, Timer 1 stops.
Timer 0 overflow flag set by hardware when Timer 0 overflows. This flag can be
cleared by software and is automatically cleared when an interrupt is
processed.
Timer 0 Run control bit. If cleared, Timer 0 stops.
Interrupt 1 edge flag is set by hardware when the falling edge on external pin
int1 is observed. Cleared when an interrupt is processed.
Interrupt 1 type control bit. Selects either the falling edge or low level on input
pin to cause an interrupt.
Interrupt 0 edge flag is set by hardware when the falling edge on external pin
int0 is observed. Cleared when an interrupt is processed.
Interrupt 0 type control bit. Selects either the falling edge or low level on input
pin to cause interrupt.
Table 22: The TCON Register Bit Functions
© 2005-2011 Teridian Semiconductor Corporation
Table 24: The PCON Register
Table 23: Timer Modes
Not allowed
Mode 0
YES
YES
3-Phase Energy Meter IC
Not allowed
Timer 1
Mode 1
YES
YES
71M6513/71M6513H
DATA SHEET
Mode 2
YES
YES
YES
LSB
AUGUST 2011

Related parts for 71M6513