M25P32 Numonyx, B.V., M25P32 Datasheet - Page 26

no-image

M25P32

Manufacturer Part Number
M25P32
Description
32-Mbit, low voltage, serial Flash memory with 75 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P32
Manufacturer:
ST
0
Part Number:
M25P32
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P32-AVMS6G
Manufacturer:
ST
0
Part Number:
M25P32-AVMS6TG
Manufacturer:
ST
0
Part Number:
M25P32-V6G
Manufacturer:
ST
0
Part Number:
M25P32-V6P
Manufacturer:
ST
0
Part Number:
M25P32-VME6
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P32-VME6G
Manufacturer:
Numonyx/ST Micro
Quantity:
34 441
Part Number:
M25P32-VME6G
Manufacturer:
MICRON
Quantity:
2 180
Part Number:
M25P32-VME6G
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
M25P32-VME6G-PBF-T2
Quantity:
18 474
Part Number:
M25P32-VME6TG
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
M25P32-VME6TG
Manufacturer:
NUMONYX
Quantity:
12 550
Part Number:
M25P32-VME6TG
Manufacturer:
MICRON
Quantity:
20 000
Instructions
6.5
26/53
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction allows new values to be written to the Status
Register. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded and
executed, the device sets the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code and the data byte on Serial Data Input (D).
The instruction sequence is shown in
The Write Status Register (WRSR) instruction has no effect on b6, b5, b1 and b0 of the
Status Register. b6 and b5 are always read as 0.
Chip Select (S) must be driven High after the eighth bit of the data byte has been latched in.
If not, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select
(S) is driven High, the self-timed Write Status Register cycle (whose duration is t
initiated. While the Write Status Register cycle is in progress, the Status Register may still
be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)
bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed.
When the cycle is completed, the Write Enable Latch (WEL) is reset.
The Write Status Register (WRSR) instruction allows the user to change the values of the
Block Protect (BP2, BP1, BP0) bits, to define the size of the area that is to be treated as
read-only, as defined in
the user to set or reset the Status Register Write Disable (SRWD) bit in accordance with the
Write Protect (W/V
Protect (W/V
The Write Status Register (WRSR) instruction is not executed once the Hardware Protected
Mode (HPM) is entered.
Figure 12. Write Status Register (WRSR) instruction sequence
S
C
D
Q
PP
) signal allow the device to be put in the Hardware Protected Mode (HPM).
PP
) signal. The Status Register Write Disable (SRWD) bit and Write
Table
0
1
High Impedance
2. The Write Status Register (WRSR) instruction also allows
2
Instruction
3
4
Figure
5
6
12.
7
MSB
7
8
6
9 10 11 12 13 14 15
5
Register In
4
Status
3
2
1
0
AI02282D
W
) is
M25P32

Related parts for M25P32