STE2007 STMicroelectronics, STE2007 Datasheet - Page 16

no-image

STE2007

Manufacturer Part Number
STE2007
Description
96 x 68 Single Chip LCD Controller/Driver
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STE2007DIE2
Manufacturer:
ST
0
4 INTERFACE
4
4.1
4.1.1
Figure 5.
4.1.1.1 Data/Command Transfer break
16/62
INTERFACE
3-lines 9 bit Serial Interface
STE2007 3-lines 9 bits serial interface is a bidirectional link between the display driver and the
host processor.
It consists of three lines:
The serial interface is active only if the !CS line is low. If !CS is low after the positive edge of
!RES, the serial interface is ready to receive data after the internal reset time. Serial data must
be input to SDA in the sequence D/!C, D7 to D0. STE2007 read data on SCLK rising edge. The
first bit of serial data D/!C is data/command flag. When D/!C =”1” D7 to D0 bits are display RAM
data or Command Parameters. When D/!C=”0” D7 to D0 bits identify a command
MCU TxData Mode (Write Mode)
STE2007 is always a slave device on the communication bus and receive the communication
clock on the SCLK pin from the master. Information are exchanged word-wide. Every word is
composed by 9 bit. The first bit is named D/!C and indicates whether the following byte is a
command (D/!C =0) or a Display Data Byte (D/!C =1).
During data transfer, the data line is sampled by the receiver unit on the SCLK rising edge.
The data/command received is transferred to DDRAM or Executed on the first falling edge after
the latching rising edge or on the !CS rising edge.
If !CS stays low after the last bit of a command/data byte, the serial interface expects the D/!C
bit of the next data byte on the next SCLK positive edge.
A reset pulse on !RES pin interrupts any transmission.
If the Host processor generates an break condition (!CS Line HIGH before having received Bit
D0) while transferring a Data byte to the Frame Memory or a Command identifier or a command
parameter, the not complete received byte is discarded, the communication is interrupted and
the interface is forced in reset state.
When !CS line becomes low again to start a new communication session STE2007 is ready to
receive the same byte interrupted re-transmitted or a new command identifier.
SDAIN/SDAOUT Serial Data
SCLK Serial Clock
!CS Peripheral enable: - Active Low- Enables and Disables the serial interface
!CS
SCLK
SDA
1
D/C D7
2
3
D6
4
D5
5
D4
6
D3
7
D2
8
D1
9
D0 D/C
10
11
D7
12
D6
13
D5
14
D4
STE2007

Related parts for STE2007