CYP15G0401TB Cypress Semiconductor Corporation., CYP15G0401TB Datasheet - Page 7

no-image

CYP15G0401TB

Manufacturer Part Number
CYP15G0401TB
Description
Quad Hotlink Ii Transmitter
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYP15G0401TB-BGC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CYP15G0401TB-BGI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CYP15G0401TB-BGXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document #: 38-02112 Rev. **
Pin Descriptions
CYP15G0401TB Quad HOTLink II Transmitter
TXRST
Transmit Path Clock and Clock Control
TXCKSEL
TXCLKO±
TXRATE
TXCLKA
TXCLKB
TXCLKC
TXCLKD
Transmit Path Mode Control
TXMODE[1:0] Three-level Select
Note:
3. Three-level select inputs are used for static configuration. They are ternary (not binary) inputs that make use of non-standard logic levels of LOW, MID, and
Pin Name
HIGH. The LOW level is usually implemented by direct connection to V
not connected or allowed to float, a Three-level select input will self-bias to the MID level.
LVTTL Input,
asynchronous,
internal pull-up,
sampled by
REFCLK↑
Three-level Select
static control input
LVTTL Output
LVTTL Input,
static control input,
internal pull-down
LVTTL Clock Input,
internal
pull-down
static control inputs
I/O Characteristics
(continued)
[2]
[3]
[3]
,
Transmit Clock Phase Reset. Active LOW. When sampled LOW, the transmit
Phase-align Buffers are allowed to adjust their data-transfer timing (relative to the
selected input clock) to allow clean transfer of data from the Input Register to the
Encoder or Transmit Shifter. When TXRST is sampled HIGH, the internal phase
relationship between the associated TXCLKx and the internal character-rate clock is
fixed and the device operates normally.
When configured for half-rate REFCLK sampling of the transmit character stream
(TXCKSEL = LOW and TXRATE = HIGH), assertion of TXRST is only used to clear
Phase-align buffer faults caused by highly asymmetric REFCLK periods or REFCLKs
with excessive cycle-to-cycle jitter. During this alignment period, one or more
characters may be added to or lost from all the associated transmit paths as the
transmit Phase-align Buffers are adjusted. TXRST must be sampled LOW by a
minimum of two consecutive rising edges REFCLK to ensure the reset operation is
initiated correctly on all channels. This input is ignored when both TXCKSEL and
TXRATE are LOW, since the phase align buffer is bypassed. In all other configura-
tions, TXRST should be asserted during device initialization to ensure proper
operation of the Phase-align buffer. TXRST should be asserted after the presence of
a valid TXCLKx and after allowing enough time for the TXPLL to lock to the reference
clock (as specified by parameter t
Transmit Clock Select. Selects the clock source, used to write data into the transmit
Input Register of the transmit channel(s). When LOW, REFCLK↑
Input Register clock for TXDx[7:0] and TXCTx[1:0] of all channels. When MID,
TXCLKx↑ is used as the Input Register clock for TXDx[7:0] and TXCTx[1:0]. When
HIGH, TXCLKA↑ is used as the Input Register clock for TXDx[7:0] and TXCTx[1:0] of
all channels.
Transmit Clock Output. This true and complement output clock is synthesized by
the transmit PLL and is synchronous to the internal transmit character clock. It has
the same frequency as REFCLK (when TXRATE = LOW), or twice the frequency of
REFCLK (when TXRATE = HIGH). This output clock has no direct phase relationship
to REFCLK.
Transmit PLL Clock Rate Select. When TXRATE = HIGH, the Transmit PLL multi-
plies REFCLK by 20 to generate the serial bit-rate clock. When TXRATE = LOW, the
transmit PLL multiples REFCLK by 10 to generate the serial bit-rate clock. See Table 9
for a list of operating serial rates.
When TXCKSEL = MID or HIGH (TXCLKx or TXCLKA selected to clock input
register), configuring TXRATE = HIGH (Half-rate REFCLK) is an invalid mode of
operation.
Transmit Path Input Clocks. These clocks must be frequency-coherent to
TXCLKO±, but may be offset in phase. The internal operating phase of each input
clock (relative to REFLCK or TXCLKO±) is adjusted when TXRST = LOW and locked
when TXRST = HIGH.
Transmit Operating Mode. These inputs are interpreted to select one of nine
operating modes of the transmit path. See Table 3 for a list of operating modes.
PRELIMINARY
SS
(ground). The HIGH level is usually implemented by direct connection to V
Signal Description
TXLOCK
).
CYP15G0401TB
[2]
is used as the
Page 7 of 30
CC
. When
[+] Feedback

Related parts for CYP15G0401TB