MAX108 Maxim, MAX108 Datasheet - Page 15

no-image

MAX108

Manufacturer Part Number
MAX108
Description
5V / 1.5Gsps / 8-Bit ADC with On-Chip 2.2GHz Track/Hold Amplifier
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1081BCUP
Manufacturer:
MAXIM
Quantity:
3
Part Number:
MAX1081BCUP
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1081BEUP
Manufacturer:
ROHM
Quantity:
736
Part Number:
MAX1082AEUE+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1082AEUE+T
Manufacturer:
MAXIM
Quantity:
294
Part Number:
MAX1084BCSA+
Manufacturer:
Maxim
Quantity:
97
Part Number:
MAX1084BESA+
Manufacturer:
Maxim
Quantity:
75
Part Number:
MAX1087EKA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1087ETA+T
Manufacturer:
MAX
Quantity:
20 000
Part Number:
MAX1089EKA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
The MAX108 may be operated at up to 750Msps in
non-demultiplexed DIV1 mode (Table 2). In this mode,
the internal demultiplexer is disabled and sampled
data is presented to the primary port only, with the
data repeated at the auxiliary port but delayed by one
clock cycle (Figure 6). Since the auxiliary output port
contains the same data stream as the primary output
port, the auxiliary port can be shut down to save
power by connecting AUXEN1 and AUXEN2 to digital
ground (GNDD). This powers down the internal bias
cells and causes both outputs (true and complemen-
tary) of the auxiliary port to pull up to a logic-high
level. To save additional power, the external 50Ω ter-
mination resistors connected to the PECL termination
Figure 6. Non-Demuxed, DIV1-Mode Timing Diagram
Figure 7. Demuxed DIV2-Mode Timing Diagram
DATA PORT
DATA PORT
DATA PORT
DATA PORT
AUXILIARY
AUXILIARY
PRIMARY
PRIMARY
DREADY
DREADY
NOTE: THE LATENCY TO THE PRIMARY PORT IS 7.5 CLOCK CYCLES, AND THE LATENCY TO THE AUXILIARY PORT IS 8.5 CLOCK CYCLES.
NOTE: THE AUXILIARY PORT DATA IS DELAYED ONE ADDITIONAL CLOCK CYCLE FROM THE PRIMARY PORT DATA.
DREADY+
CLK
DREADY-
DREADY+
CLK
DREADY-
CLK+
CLK-
CLK+
CLK-
BOTH THE PRIMARY AND AUXILIARY DATA PORTS ARE UPDATED ON THE RISING EDGE OF THE DREADY+ CLOCK.
GROUNDING AUXEN1 AND AUXEN2 WILL POWER DOWN THE AUXILIARY PORT TO SAVE POWER.
n
n
______________________________________________________________________________________
ADC SAMPLE NUMBER
ADC SAMPLE NUMBER
n+1
n+1
Non-Demultiplexed DIV1 Mode
On-Chip 2.2GHz Track/Hold Amplifier
n+2
n+2
n+3
n+3
n+4
n+4
ADC SAMPLES ON THE RISING EDGE OF CLK+
ADC SAMPLES ON THE RISING EDGE OF CLK+
±5V, 1.5Gsps, 8-Bit ADC with
n+5
n+5
n+6
n+6
power supply (V
auxiliary output ports.
The MAX108 features an internally selectable DIV2
mode (Table 2) that reduces the output data rate to
one-half of the sample clock rate. The demultiplexed
outputs are presented in dual 8-bit format with two con-
secutive samples appearing in the primary and auxil-
iary output ports on the rising edge of the data-ready
clock (Figure 7). The auxiliary data port contains the
previous sample, and the primary output contains the
most recent data sample. AUXEN1 and AUXEN2 must
be connected to V
PECL output drives.
n+7
n+7
n+8
n+8
n-1
n
n+1
n+9
n
n+9
CC
CC
O - 2V) may be removed from all
O to power up the auxiliary port
n+10
n+1
n+2
n+10
n+1
n+2
Demultiplexed DIV2 Mode
n+11
n+2
n+3
n+11
n+4
n+12
n+3
n+12
n+3
n+4
n+4
n+13
n+5
n+13
15

Related parts for MAX108