ADSP-21061 Analog Devices, ADSP-21061 Datasheet - Page 11

no-image

ADSP-21061

Manufacturer Part Number
ADSP-21061
Description
ADSP-2106x SHARC DSP Microcomputer Family
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21061KS-133
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21061KS-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21061KS-160
Manufacturer:
AD
Quantity:
206
Part Number:
ADSP-21061KS-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-21061KS-200
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21061KS-200
Manufacturer:
AD
Quantity:
10
Part Number:
ADSP-21061L-KB-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-21061L-KSZ-160
Manufacturer:
MURATA
Quantity:
20 000
Part Number:
ADSP-21061LKB-160
Manufacturer:
AD
Quantity:
5 510
Part Number:
ADSP-21061LKB-160
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
ADSP-21061LKS-160
Manufacturer:
AD
Quantity:
5 510
Part Number:
ADSP-21061LKS-160
Manufacturer:
3COM
Quantity:
5 510
Pin
TFSx
RFSx
EBOOT
LBOOT
BMS
CLKIN
RESET
TCK
TMS
TDI
TDO
TRST
EMU
ICSA
VDD
GND
NC
Type
I/O
I/O
I
I
I/O/T*
I
I/A
I
I/S
I/S
O
I/A
O
O
P
G
Function
Transmit Frame Sync (Serial Ports 0, 1).
Receive Frame Sync (Serial Ports 0, 1).
EPROM Boot Select. When EBOOT is high, the ADSP-21061 is configured for booting from an 8-
bit EPROM. When EBOOT is low, the LBOOT and BMS inputs determine booting mode. See table
below. This signal is a system configuration selection which should be hardwired.
Link Boot—Must be tied to GND.
Boot Memory Select. Output: Used as chip select for boot EPROM devices (when EBOOT = 1,
LBOOT = 0). In a multiprocessor system, BMS is output by the bus master. Input: When low, indi-
cates that no booting will occur and that ADSP-21061 will begin executing instructions from external
memory. See table below. This input is a system configuration selection which should be hardwired.
*Three-statable only in EPROM boot mode (when BMS is an output).
EBOOT
1
0
0
Clock In. External clock input to the ADSP-21061. The instruction cycle rate is equal to CLKIN.
CLKIN may not be halted, changed, or operated below the specified frequency.
Processor Reset. Resets the ADSP-21061 to a known state and begins execution at the program
memory location specified by the hardware reset vector address. This input must be asserted (low) at
power-up.
Test Clock (JTAG). Provides an asynchronous clock for JTAG boundary scan.
Test Mode Select (JTAG). Used to control the test state machine. TMS has a 20 kΩ internal pull-up
resistor.
Test Data Input (JTAG). Provides serial data for the boundary scan logic. TDI has a 20 kΩ internal
pull-up resistor.
Test Data Output (JTAG). Serial scan output of the boundary scan path.
Test Reset (JTAG). Resets the test state machine. TRST must be asserted (pulsed low) after power-
up or held low for proper operation of the ADSP-21061. TRST has a 20 kΩ internal pull-up resistor.
Emulation Status. Must be connected to the ADSP-21061 EZ-ICE target board connector only.
Reserved, leave unconnected.
Power Supply; nominally +3.3 V dc for ADSP-21061L, +5.0 V dc for ADSP-21061.
Power Supply Return.
Do Not Connect. Reserved pins which must be left open and unconnected.
LBOOT
0
0
0
BMS
Output
1 (Input)
0 (Input)
Booting Mode
EPROM (Connect BMS to EPROM chip select.)
Host Processor
No Booting. Processor executes from external memory.
ADSP-21061/ADSP-21061L

Related parts for ADSP-21061