DS3150 Maxim Integrated Products, DS3150 Datasheet - Page 17

no-image

DS3150

Manufacturer Part Number
DS3150
Description
3.3V T3 / E3 / STS-1 Line Interface Unit
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3150
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS3150G
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3150GN
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3150Q
Manufacturer:
DALLAS
Quantity:
12 388
Part Number:
DS3150Q
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3150Q+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS3150Q+
Manufacturer:
Maxim
Quantity:
241
Part Number:
DS3150Q+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3150Q+
Manufacturer:
MAXIM
Quantity:
12
Part Number:
DS3150Q+T&R
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3150Q/QN
Manufacturer:
DALLAS
Quantity:
12 388
Part Number:
DS3150QN
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS3150QN+
Manufacturer:
SYNQOR
Quantity:
124
2. PIN DESCRIPTIONS
Pins are listed in alphabetical order. Section
Table 2-A. Pin Descriptions
NAME
MCLK
LBKS
PRBS
LBO
LOS
EFE
DM
ICE
(Note 2)
(Note 2)
(Note 2)
(Note 3)
TYPE
O3
I3
I3
I3
I3
O
O
I
Driver Monitor (active low, open drain). When the transmit driver monitor detects a
faulty transmitter, DM is driven low. Requires an external pullup to VDD. Not bonded
out in the PLCC package.
Enhanced Feature Enable. EFE enables the enhanced DS3150 features (PRBS
generation/detection and the transmission of patterns, including all ones, DS3 AIS, and
the 1010… pattern).
0 = enhanced features disabled: TDS0 and TDS1 ignored and PRBS tri-stated
1 = enhanced features enabled: TDS0, TDS1, and PRBS active
loat = test mode enabled: TDS0, TDS1, LBO, LOS redefined as test pins
Invert Clock Enable. ICE determines on which RCLK edge RPOS/RNRZ and
RNEG/RLCV are updated and on which TCLK edge TPOS/TNRZ and TNEG are
sampled.
0 = Normal RCLK/Normal TCLK: update RPOS/RNRZ and RNEG/RLCV on falling
edge of RCLK; sample TPOS/TNRZ and TNEG on rising edge of TCLK
1 = Normal RCLK/Inverted TCLK: update RPOS/RNRZ and RNEG/RLCV on falling
edge of RCLK; sample TPOS/TNRZ and TNEG on falling edge of TCLK
Float = Inverted RCLK/Inverted TCLK: update RPOS/RNRZ and RNEG/RLCV on
rising edge of RCLK; sample TPOS/TNRZ and TNEG on falling edge of TCLK
Loopback Select. LBKS determines if either the analog loopback or the remote
loopback is enabled. See the block diagram in
0 = analog loopback enabled
1 = no loopback enabled
Float = remote loopback enabled
Line Build-Out. LBO indicates cable length for waveform shaping in DS3 and STS-1
modes. LBO is ignored for E3 mode and should be wired high or low.
0 = cable length ³ 225ft
1 = cable length < 225ft
Loss of Signal (active low). LOS is asserted upon detection of 175 ±75 consecutive
zeros in the receive data stream. LOS is deasserted when there are no excessive zero
occurrences over a span of 175 ±75 clock periods. An excessive zero occurrence is
defined as three or more consecutive zeros in the DS3 and STS-1 modes or four or more
zeros in the E3 mode. See section
Master Clock. If the signal on MCLK is toggling, the device assumes it is a
transmission-quality clock (44.736MHz for DS3, 34.368MHz for E3, 51.840MHz for
STS-1, ±20ppm, low jitter) and uses it as its master clock. The duty cycle of the applied
clock signal should be between 30% and 70%. If MCLK is wired high or left floating,
the device uses the signal on the TCLK pin as the master clock. If MCLK is wired low,
the device takes its master clock from an internal oscillator. The frequency of this
oscillator is determined by a resistor placed between the OFSEL pin and VSS. MCLK
has an internal 15kW pullup resistor to VDD. The selected master clock is used by the
JA and CDR blocks.
PRBS Detector. The PRBS pin reports the status of the PRBS detector. The PRBS
detector constantly searches for either a 2
pseudorandom bit sequence. When the PRBS detector is out of synchronization, the
PRBS pin is driven high. When the detector synchronizes to an incoming PRBS pattern,
the PRBS pin is driven low and then pulses high, synchronous with RCLK, for each bit
4
shows the pin configurations for both packages.
17 of 27
1.2
FUNCTION
for additional details.
15
- 1 (DS3 or STS-1) or 2
Figure 1-1
for details.
23
- 1 (E3)

Related parts for DS3150