AD1848K Analog Devices, AD1848K Datasheet - Page 14

no-image

AD1848K

Manufacturer Part Number
AD1848K
Description
Parallel-Port 16-Bit SoundPort Stereo Codec
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1848KP
Manufacturer:
AD
Quantity:
3 376
Part Number:
AD1848KP
Manufacturer:
AD
Quantity:
75
Part Number:
AD1848KP
Manufacturer:
XILINX
Quantity:
92
Part Number:
AD1848KP
Manufacturer:
XILINX
0
Part Number:
AD1848KP
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD1848K
PIO Data Registers (ADRI :0 = 3)
The PIO Data Registers are two registers mapped to the same address. Writes send data to the PIO Playback Data Register (PD7:0).
Reads will receive data from the PIO Capture Data Register (CD7:0).
During AD1848K initialization, the PIO Playback Data Register cannot be written and the Capture Data Register is always read
“1000 0000 (80h).”
CD7:0
PD7:0
Indirect Control Register Definitions
The following control registers are accessed by writing index values to IXA3:0 in the Index Address Register (ADR1:0 = 0) followed
by a read/write to the Indexed Data Register (ADR1:0 = 1).
Left Input Control (IXA3:0 = 0)
LIG3:0
res
LMGE
LSS1:0
This register’s initial state after reset is “0000 0000.”
ADR1:0
IXA3:0
0
3
3
PIO Capture Data Register. This is the control register where capture data is read during programmed I/O data transfers.
The reading of this register will increment the state machine so that the following read will be from the next appropriate
byte in the sample. The exact byte which is next to be read can be determined by reading the Status Register. Once all
relevant bytes have been read, the state machine will stay pointed to the last byte of the sample until a new sample is re-
ceived from the ADCs. Once this has occurred, the state machine and status register will point to the first byte of the
sample. Until a new sample is received, reads from this register will return the most significant byte of the sample.
PIO Playback Data Register. This is the control register where playback data is written during programmed I/O data
transfers.
Writing data to this register will increment the playback byte tracking state machine so that the following write will be
to the correct byte of the sample. Once all bytes of a sample have been written, subsequent byte writes to this port are
ignored. The state machine is reset when the current sample is sent to the DACs.
Left Input Gain Select. The least significant bit of this gain select represents +1.5 dB. Maximum gain is +22.5 dB.
Reserved for future expansion. Always write a zero to this bit.
Left Input Microphone Gain Enable. Setting this bit will enable the +20 dB gain of the left mic input signal.
Left Input Source Select. These bits select the input source for the left gain stage preceding the left ADC.
0
1
2
3
Left Line Source Selected
Left Auxiliary 1 Source Selected
Left Microphone Source Selected
Left Line Post-Mixed DAC Output Source Selected
Data 7
Data 7
LSS1
CD7
PD7
Data 6
Data 6
LSS0
CD6
PD6
Data 5
LMGE
Data 5
CD5
PD5
Data 4
Data 4
CD4
PD4
res
–14–
Data 3
Data 3
LIG3
CD3
PD3
Data 2
Data 2
LIG2
CD2
PD2
Data 1
Data 1
LIG1
CD1
PD1
Data 0
Data 0
LIG0
CD0
PD0
REV. 0

Related parts for AD1848K