AD1848K Analog Devices, AD1848K Datasheet - Page 7

no-image

AD1848K

Manufacturer Part Number
AD1848K
Description
Parallel-Port 16-Bit SoundPort Stereo Codec
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1848KP
Manufacturer:
AD
Quantity:
3 376
Part Number:
AD1848KP
Manufacturer:
AD
Quantity:
75
Part Number:
AD1848KP
Manufacturer:
XILINX
Quantity:
92
Part Number:
AD1848KP
Manufacturer:
XILINX
0
Part Number:
AD1848KP
Manufacturer:
ADI/亚德诺
Quantity:
20 000
REV. 0
PIN DESCRIPTION
Parallel Interface
Pin Name
CDRQ
CDAK
PDRQ
PDAK
ADR1:0
RD
WR
CS
DATA7:0
DBEN
DBDIR
PLCC
12
11
14
13
9 & 10
60
61
59
3–6 &
65–68
63
62
TQFP
3
2
5
4
1 & 64
47
48
46
52–55 &
58–61
50
49
I
I/O
O
I
O
I
I
I
I
I/O
O
O
Description
Capture Data Request. The assertion of this signal indicates that the Codec has a cap-
tured audio sample from the ADC ready for transfer. This signal will remain asserted un-
til all the bytes from the capture buffer have been transferred.
Capture Data Acknowledge. The assertion of this active LO signal indicates that the RD
cycle occurring is a DMA read from the capture buffer.
Playback Data Request. The assertion of this signal indicates that the Codec is ready for
more DAC playback data. The signal will remain asserted until all the bytes needed for a
playback sample have been transferred.
Playback Data Acknowledge. The assertion of this active LO signal indicates that the WR
cycle occurring is a DMA write to the playback buffer.
Codec Addresses. These address pins are asserted by the Codec interface logic during a
control register/PIO access. The state of these address lines determine which register is
accessed.
Read Command Strobe. This active LO signal defines a read cycle from the Codec. The
cycle may be a read from the control/PIO registers, or the cycles could be a read from the
Codec’s DMA sample registers.
Write Command Strobe. This active LO signal indicates a write cycle to the Codec. The
cycle may be a write to the control/PIO registers, or the cycle could be a write to the
Codec’s DMA sample registers.
AD1848K Chip Select. The Codec will not respond to any control/PIO cycle accesses
unless this active LO signal is LO. This signal is ignored during DMA transfers.
Data Bus. These pins transfer data and control information between the Codec and the
host.
Data Bus Enable. This pin enables the external bus drivers. This signal is normally HI.
Data Bus Direction. This pin controls the direction of the data bus transceiver. HI
enables writes from the host to the AD1848K; LO enables reads from the AD1848K to
the host bus. This signal is normally HI.
For control register/PIO cycles,
For DMA cycles,
For control register/PIO cycles,
For DMA cycles,
DBEN = (WR or RD) and CS
DBEN = (WR or RD) and (PDAK or CDAK)
DBDIR = RD and CS
DBDIR = RD and (PDAK or CDAK)
–7–
AD1848K

Related parts for AD1848K