MC705P6A Motorola, MC705P6A Datasheet - Page 47

no-image

MC705P6A

Manufacturer Part Number
MC705P6A
Description
Microcontrollers
Manufacturer
Motorola
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC705P6ACDWE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC705P6ACDWE
Manufacturer:
FREESCALE
Quantity:
2 200
Part Number:
MC705P6ACDWE
Manufacturer:
FREESCALE
Quantity:
2 200
Part Number:
MC705P6ACDWE
Manufacturer:
MOT
Quantity:
1 000
Part Number:
MC705P6ACDWE
Manufacturer:
MOT
Quantity:
1 000
Part Number:
MC705P6ACDWE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC705P6ACDWE
0
Company:
Part Number:
MC705P6ACDWE
Quantity:
500
Company:
Part Number:
MC705P6ACDWE
Quantity:
466
Part Number:
MC705P6ACPE
Manufacturer:
SMC
Quantity:
2 100
Part Number:
MC705P6ACPE
Manufacturer:
FREESCAL
Quantity:
1 183
Part Number:
MC705P6ACPE
Manufacturer:
FREESCA
Quantity:
3 437
Part Number:
MC705P6ACPE
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MC705P6ACPE
Quantity:
1 100
Part Number:
MC705P6AMDWE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC705P6AMPE
Manufacturer:
Freescale Semiconductor
Quantity:
135
8.3.1 Timer Control Register
The timer control register (TCR), shown in
ICIE — Input Capture Interrupt Enable
OCIE — Output Compare Interrupt Enable
TOIE — Timer Overflow Interrupt Enable
IEDG — Input Edge
OLVL — Output Level
Freescale Semiconductor
This read/write bit enables interrupts caused by an active signal on the TCAP pin. Resets clear the
ICIE bit.
This read/write bit enables interrupts caused by an active signal on the TCMP pin. Resets clear the
OCIE bit.
This read/write bit enables interrupts caused by a timer overflow. Reset clear the TOIE bit.
The state of this read/write bit determines whether a positive or negative transition on the TCAP pin
triggers a transfer of the contents of the timer register to the input capture register. Resets have no
effect on the IEDG bit.
The state of this read/write bit determines whether a logic 1 or logic 0 appears on the TCMP pin when
a successful output compare occurs. Resets clear the OLVL bit.
1 = Input capture interrupts enabled
0 = Input capture interrupts disabled
1 = Output compare interrupts enabled
0 = Output compare interrupts disabled
1 = Timer overflow interrupts enabled
0 = Timer overflow interrupts disabled
1 = Positive edge (low to high transition) triggers input capture
0 = Negative edge (high to low transition) triggers input capture
1 = TCMP goes high on output compare
0 = TCMP goes low on output compare
Enables input capture interrupts
Enables output compare interrupts
Enables timer overflow interrupts
Controls the active edge polarity of the TCAP signal
Controls the active level of the TCMP output
Address:
Reset:
Read:
Write:
$0012
Bit 7
ICIE
0
MC68HC705P6A Advance Information Data Sheet, Rev. 2.1
Figure 8-2. Timer Control Register (TCR)
= Unimplemented
OCIE
6
0
TOIE
Figure
5
0
U = Undetermined
8-2, performs these functions:
4
0
0
3
0
0
2
0
0
IEDG
U
1
OLVL
Bit 0
Timer I/O Registers
0
47

Related parts for MC705P6A