DS26502 Maxim Integrated Products, DS26502 Datasheet - Page 97

no-image

DS26502

Manufacturer Part Number
DS26502
Description
T1/E1/J1/64KCC BITS Element
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS26502
Manufacturer:
ELPIDA
Quantity:
12 388
Part Number:
DS26502L+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS26502L+
Manufacturer:
MAXIM
Quantity:
3
Part Number:
DS26502L+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Company:
Part Number:
DS26502L+
Quantity:
1 680
Part Number:
DS26502LB1
Manufacturer:
ST
0
Part Number:
DS26502LN+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS26502LN+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS26502LN+
Manufacturer:
DALLAS
Quantity:
20 000
16. 6312kHz SYNCHRONIZATION INTERFACE
The DS26502 has a 6312kHz Synchronization Interface mode of operation that conforms with Appendix
II.2 of G.703, with the exception that the DS26502 transmits a square wave as opposed to the sine wave
that is defined in the G.703 specification.
16.1 Receive 6312kHz Synchronization Interface Operation
On the receive interface, a 6312kHz sine wave is accepted conforming to the input port requirements of
G.703 Appendix II. Alternatively, a 6312kHz square wave will also be accepted. A 6312kHz square wave
is output on RCLK in the receive direction. RS_8K and 400Hz are not driven in this mode and will be tri-
stated.
Table 16-1. Specification of 6312kHz Clock
Signal at Input Port
16.2 Transmit 6312kHz Synchronization Interface Operation
On the transmit interface, a nominally 50% duty cycle, 6312kHz square wave at standard logic levels is
available from the PLL_OUT pin. In normal operation, the TCLKO pin will output the same signal.
However, if remote loopback is enabled then TCLKO will be replaced with the recovered receive clock.
See
user must provide an external circuit to convert the TCLKO or PLL_OUT signal to the level and
impedance required by G.703. The RSER and TS_8K-4 pins are ignored in this mode. TTIP and TRING
will be tri-stated in this mode.
Table 16-2. Specification of 6312kHz Clock
Signal at Output Port
Frequency
Signal format
Alarm condition
Frequency
Load impedance
Transmission media
Amplitude
Figure
3-1. The G.703 requirements for the 6312kHz transmitted signal are shown in
6312kHz
Sinusoidal wave
Alarm should not be occurred against
the amplitude ranged
-16dBm to +3dBm
6312kHz
75W resistive
Coaxial pair cable
0dBm ± 3dBm
97 of 124
www.DataSheet4U.com
DS26502 T1/E1/J1/64KCC BITS Element
Table
16-2. The

Related parts for DS26502