74LVX273MX Fairchild Semiconductor, 74LVX273MX Datasheet
74LVX273MX
Specifications of 74LVX273MX
Related parts for 74LVX273MX
74LVX273MX Summary of contents
Page 1
... Master Reset CP Clock Pulse Input Q –Q Data Outputs 0 7 © 2005 Fairchild Semiconductor Corporation Features Input voltage translation from Ideal for low power/low noise 3.3V applications Guaranteed simultaneous switching noise level and dynamic threshold performance Package Description Connection Diagram Truth Table ...
Page 2
Logic Diagram Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. www.fairchildsemi.com 2 ...
Page 3
Absolute Maximum Ratings Supply Voltage ( Input Diode Current ( 0. Input Voltage ( Output Diode Current ( 0. 0.5V ...
Page 4
AC Electrical Characteristics V CC Symbol Parameter (V) t Propagation 2.7 PLH t Delay Time PHL 3 Propagation Delay 2.7 PHL 3.3 t Setup Time 2 ...
Page 5
Physical Dimensions inches (millimeters) unless otherwise noted 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B 5 www.fairchildsemi.com ...
Page 6
Physical Dimensions inches (millimeters) unless otherwise noted (Continued) Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide www.fairchildsemi.com Package Number M20D 6 ...
Page 7
Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves ...