cy28443oxc-3t SpectraLinear Inc, cy28443oxc-3t Datasheet - Page 13

no-image

cy28443oxc-3t

Manufacturer Part Number
cy28443oxc-3t
Description
Clock Generator Intel Calistoga Chipset
Manufacturer
SpectraLinear Inc
Datasheet
Rev 1.0, November 20, 2006
CPU_STP# Assertion
The CPU_STP# signal is an active LOW input used for
synchronous stopping and starting the CPU output clocks
while the rest of the clock generator continues to function.
When the CPU_STP# pin is asserted, all CPU outputs that are
set with the SMBus configuration to be stoppable via assertion
of CPU_STP# will be stopped within two–six CPU clock
periods after being sampled by two rising edges of the internal
CPUC clock. The final states of the stopped CPU signals are
CPUT = HIGH and CPUC = LOW. There is no change to the
output drive current values during the stopped state. The
CPUC Internal
CPUT Internal
CPU_STP#
CPU_STP#
CPUC, 133MHz
CPUT, 133MHz
CPUT
CPUC
SRCC 100MHz
SRCT 100MHz
CPUT
CPUC
PCI, 33 MHz
USB, 48MHz
DOT96C
DOT96T
REF
PD
Figure 4. Power-down Assertion Timing Waveform
Figure 7. CPU_STP# Deassertion Waveform
Figure 6. CPU_STP# Assertion Waveform
Tdrive_CPU_STP#, 10 ns > 200 mV
CPUT is driven HIGH with a current value equal to 6 x (Iref),
and the CPUC signal will be tri-stated.
CPU_STP# Deassertion
The deassertion of the CPU_STP# signal will cause all CPU
outputs that were stopped to resume normal operation in a
synchronous manner. Synchronous manner meaning that no
short or stretched clock pulses will be produce when the clock
resumes. The maximum latency from the deassertion to active
outputs is no more than two CPU clock cycles.
CY28443-3
Page 13 of 23

Related parts for cy28443oxc-3t