max5863 Maxim Integrated Products, Inc., max5863 Datasheet - Page 18

no-image

max5863

Manufacturer Part Number
max5863
Description
Max5863 Ultra-low-power, High-dynamic Performance, 7.5msps Analog Front End
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
max5863ETM
Manufacturer:
MAXIM
Quantity:
5
Part Number:
max5863ETM
Manufacturer:
ROHM
Quantity:
1 615
Part Number:
max5863ETM
Manufacturer:
MAXIM/美信
Quantity:
20 000
Ultra-Low-Power, High-Dynamic
Performance, 7.5Msps Analog Front End
Figure 5. 3-Wire Serial Interface Timing Diagram
Figure 6. MAX5863 Mode Recovery Timing Diagram
Figure 6
T
or standby mode and entering into Rx, Tx, or Xcvr
mode. t
between any Rx, Tx, or Xcvr mode. t
the time for the ADC to settle within 1dB of specified
SINAD performance and DAC settling to 10 LSB error.
t
serial command is latched into the MAX5863 by CS
transition high. t
the DAC wake-up time. The recovery time is 10µs to
switch between Xcvr, Tx, or Rx modes. The recovery
time is 40µs to switch from shutdown or standby mode
to Xcvr mode.
18
WAKE
SCLK
WAKE
DIN
CS
______________________________________________________________________________________
DAO–DA7
or t
ID/QD
is the wake-up time when exiting shutdown, idle,
SCLK
ENABLE
DIN
CS
shows the mode recovery timing diagram.
ENABLE
t
CSS
ENABLE
is the recovery time when switching
times are measured after the 8-bit
t
DS
for Xcvr mode is dominated by
MSB
t
DH
Mode Recovery Timing
t
CP
8-BIT DATA
WAKE
or t
t
CH
ENABLE
is
CLK input is shared by both the ADCs and DACs. It
accepts a CMOS-compatible signal level set by OV
from 1.8V to V
device depends on the repeatability of the rising and
falling edges of the external clock, use a clock with low
jitter and fast rise and fall times (<2ns). Specifically,
sampling occurs on the rising edge of the clock signal,
requiring this edge to provide the lowest possible jitter.
Any significant clock jitter limits the SNR performance
of the on-chip ADCs as follows:
t
WAKE, SD, ST_ (Rx)
SNR
DD
=
. Since the interstage conversion of the
t
WAKE, SD, ST_ (Tx)
20
OR t
×
System Clock Input (CLK)
ENABLE, Rx
log
t
CL
ADC DIGITAL OUTPUT.
SINAD SETTLES WITHIN 1dB
OR t
2
ENABLE, Tx
×
DAC ANALOG OUTPUT. OUTPUT
SETTLES TO 10 LSB ERROR
π
LSB
×
t
1
CS
f
IN
×
t
AJ
t
CSW
DD

Related parts for max5863