adsp-21462w Analog Devices, Inc., adsp-21462w Datasheet - Page 39

no-image

adsp-21462w

Manufacturer Part Number
adsp-21462w
Description
Sharc Processor
Manufacturer
Analog Devices, Inc.
Datasheet
Preliminary Technical Data
Input Data Port (IDP)
The timing requirements for the IDP are given in
signals (SCLK, FS, and SDATA) are routed to the DAI_P20–1
pins using the SRU. Therefore, the timing specifications pro-
vided below are valid at the DAI_P20–1 pins.
Table 34. Input Data Port (IDP)
1
Parameter
Timing Requirements
t
t
t
t
t
t
AMI_DATA, SCLK, FS can come from any of the DAI pins. SCLK and FS can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins.
SISFS
SIHFS
SISD
SIHD
IDPCLKW
IDPCLK
1
1
1
1
FS Setup Before SCLK Rising Edge
FS Hold After SCLK Rising Edge
SData Setup Before SCLK Rising Edge
SData Hold After SCLK Rising Edge
Clock Width
Clock Period
DAI_P20
DAI_P20
DAI_P20
(SDATA)
(SCLK)
(FS)
-
-
-
1
1
1
Rev. PrA | Page 39 of 60 | November 2008
Table
Figure 24. IDP Master Timing
34. IDP
t
IPDCLKW
t
SISFS
ADSP-21462W/ADSP-21465W/ADSP-21467
t
SISD
SAMPLE EDGE
t
IPDCLK
t
SIHFS
t
SIHD
Min
TBD
TBD
TBD
TBD
TBD
TBD
Max
TBD
TBD
TBD
TBD
TBD
TBD
Unit
ns
ns
ns
ns
ns
ns

Related parts for adsp-21462w