SI52147-A01AGM Silicon_Laboratories, SI52147-A01AGM Datasheet - Page 11

no-image

SI52147-A01AGM

Manufacturer Part Number
SI52147-A01AGM
Description
Specifications: Type: Clock/Frequency Generator, Fanout Buffer (Distribution), Multiplexer ; PLL: Yes ; Main Purpose: PCI Express (PCIe) ; Input: Clock, Crystal ; Output: Clock ; Number of Circuits: 1 ; Ratio - Input Output: 1 9 ; Differential - Inpu
Manufacturer
Silicon_Laboratories
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI52147-A01AGMR
Manufacturer:
SILICON
Quantity:
1 000
Part Number:
SI52147-A01AGMR
0
4. Control Registers
4.1. Serial Data Interface
To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through
the Serial Data Interface, various device functions, such as individual clock output buffers are individually enabled
or disabled. The registers associated with the Serial Data Interface initialize to their default setting at power-up.
The use of this interface is optional. Clock device register changes are normally made at system initialization, if any
are required. The interface cannot be used during system operation for power management functions.
4.2. Data Protocol
The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the
controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most
significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read
operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded
in the command code described in Table 1 on page 4.
The block write and block read protocol is outlined in Table 5 while Table 6 outlines byte write and byte read
protocol. The slave receiver address is 11010110 (D6h).
Table 5. Block Read and Block Write Protocol
18:11
27:20
36:29
45:38
Bit
8:2
10
19
28
37
46
....
....
....
....
1
9
Start
Slave address—7 bits
Write
Acknowledge from slave
Command Code—8 bits
Acknowledge from slave
Byte Count—8 bits
Acknowledge from slave
Data byte 1–8 bits
Acknowledge from slave
Data byte 2–8 bits
Acknowledge from slave
Data Byte/Slave Acknowledges
Data Byte N–8 bits
Acknowledge from slave
Stop
Block Write Protocol
Description
Preliminary Rev. 0.1
27:21
18:11
37:30
46:39
55:48
8:2
Bit
28
10
19
20
29
38
47
56
....
....
....
....
1
9
Start
Slave address–7 bits
Write
Acknowledge from slave
Command Code–8 bits
Acknowledge from slave
Repeat start
Slave address–7 bits
Read = 1
Acknowledge from slave
Byte Count from slave–8 bits
Acknowledge
Data byte 1 from slave–8 bits
Acknowledge
Data byte 2 from slave–8 bits
Acknowledge
Data bytes from slave/Acknowledge
Data Byte N from slave–8 bits
NOT Acknowledge
Stop
Block Read Protocol
Description
Si52147
11

Related parts for SI52147-A01AGM