w25q64dw Winbond Electronics Corp America, w25q64dw Datasheet - Page 48
![no-image](/images/no-image-200.jpg)
w25q64dw
Manufacturer Part Number
w25q64dw
Description
1.8v 64m-bit Serial Flash Memory With Dual/quad Spi & Qpi
Manufacturer
Winbond Electronics Corp America
Datasheet
1.W25Q64DW.pdf
(82 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
w25q64dwSSIG
Manufacturer:
WINBOND
Quantity:
6 580
Company:
Part Number:
w25q64dwSTIM
Manufacturer:
WINBOND
Quantity:
9 410
Part Number:
w25q64dwSTIM
Manufacturer:
WINBON
Quantity:
20 000
Company:
Part Number:
w25q64dwZPI
Manufacturer:
WINBOND
Quantity:
6 581
10.2.25 Chip Erase (C7h / 60h)
The Chip Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A Write
Enable instruction must be executed before the device will accept the Chip Erase Instruction (Status
Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and shifting the
instruction code “C7h” or “60h”. The Chip Erase instruction sequence is shown in Figure 24.
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase
instruction will not be executed. After /CS is driven high, the self-timed Chip Erase instruction will
commence for a time duration of t
the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The
BUSY bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to
accept other instructions again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit
in the Status Register is cleared to 0. The Chip Erase instruction will not be executed if any page is
protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits (see Status Register Memory
Protection table).
(IO
(IO
CLK
/CS
DO
DI
0
1
)
)
Mode 3
Mode 0
0
Figure 24. Chip Erase Instruction for SPI Mode (left) or QPI Mode (right)
1
Instruction (C7h/60h)
High Impedance
2
3
CE
(See AC Characteristics). While the Chip Erase cycle is in progress,
4
5
6
7
- 48 -
Mode 3
Mode 0
CLK
/CS
IO
IO
IO
IO
0
1
2
3
Mode 3
Mode 0
W25Q64DW
Instruction
C7h/60h
0
1
Mode 3
Mode 0