msm7712 Oki Semiconductor, msm7712 Datasheet - Page 9

no-image

msm7712

Manufacturer Part Number
msm7712
Description
Wireless Lan Baseband Controller
Manufacturer
Oki Semiconductor
Datasheet
––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––
PCMCIA Interface (Continued)
Host Interface Signal Descriptions
HIOWRN
HCE1N
HCE2N
HREG
HWAITN
HIOIS16N
HPACKN
HRST
HIREQN
HA[8:0]
HD[15:0]
HOEN, HWEN,
HIORDN,HIOWRN,
HCE1N, HCE2N,
HREG
HPACKN,
HIOIS16N
HRST
HIREQN
HWAITN
MSM7712GS-K
Pin Name
Input
Bidirectional
Bidirectional
Input
Output
Output
Output
Input
Output
Input
Bidirectional
Input
Output
Input
Input
Output
Direction
Pin Type
An attribute address range of 512 even bytes accesses is supported. An I/O space of 4 words is used (i.e.
HA[2:0] is used and HA[8:0] is not used).
Attribute memory is standardized to even byte accesses only. Input/Output memory is defined as word ac-
cesses only (to maximize packet transfer rates).
These signals provide the chip selects, read strobes, write strobes as defined in the PCMCIA standard
These signals provide the chip selects, read strobes, write strobes as defined in the PCMCIA standard
The card reset is provided by HRST. HRST must be asserted for a period of time from power up to allow the
oscillator to settle. The MSM7712 is set to a default state while HRST is asserted and SCK is available. From
HRST being deasserted the MSM7712 must download the CIS table from the E
reset procedure is considered complete.
HIREQN operates as the RDY/BSY line until the card is configured and hence remains low until the reset pro-
cess is complete (as defined in the PCMCIA standard). Once reset is complete, HIREQN functions as a level-
sensitive interrupt to the host.
Wait states are potentially required when the host accesses the shared memory (to transfer packet data). In-
ternal registers require no wait states.
IOWRN
CE1N
CE2N
Reg
WAITN
IOIS16N
PACKN
RST
IREQN
PCMCIA
Description
Oki Semiconductor
2
PROM to SRAM before the
MSM7712
9

Related parts for msm7712