zl50060gag2 Zarlink Semiconductor, zl50060gag2 Datasheet - Page 73
zl50060gag2
Manufacturer Part Number
zl50060gag2
Description
16 K Channel Digital Switch With High Jitter Tolerance, Per Stream Rate Conversion 2, 4, 8, 16 Or 32 Mbps , 64 Input And 64 Output Streams Pin Compatible With Mt90869
Manufacturer
Zarlink Semiconductor
Datasheet
1.ZL50060GAG2.pdf
(99 pages)
- Current page: 73 of 99
- Download datasheet (749Kb)
14.10.4
Address 00C6
Local BER Start Receive Register defines the input stream and start channel at which the BER sequence shall start
to be received. The LBSRR register is configured differently for Non-32 Mbps and 32 Mbps Modes:
14.10.5
Address 00C7
Local BER Count Register contains the number of counted errors. This register is read-only. The LBCR register is
configured as follows:
15:13
15:13
15:0
12:8
12:9
Bit
7:0
8:0
Bit
Bit
Local BER Start Receive Register (LBSRR)
Local BER Count Register (LBCR)
Table 38 - Local BER Start Receive Register (LBSRR) Bits for Non-32 Mbps Mode
LBC[15:0]
LBRSA[4:0]
LBRCA[7:0]
LBRSA[3:0]
LBRCA[8:0]
H
H
Reserved
Reserved
Table 39 - Local BER Start Receive Register (LBSRR) Bits for 32 Mbps Mode
Name
.
.
Name
Name
Reset
Value
Table 40 - Local BER Count Register (LBCR) Bits
0
Reset
Reset
Value
Value
0
0
0
0
0
0
Local Bit Error Rate Count
The binary value of the bits defines the Local Bit Error count.
If the number of errors exceeds the maximum counter value, this counter
will stay at FFFF
Reserved
Must be set to 0 for normal operation
Local BER Receive Stream Address Bits
The binary value of these bits refers to the Local input stream
configured to receive the BER data.
Local BER Receive Channel Address Bits
The binary value of these bits refers to the Local input channel at which
the BER data starts to be compared.
Reserved
Must be set to 0 for normal operation
Local BER Receive Stream Address Bits
The binary value of these bits refers to the Local input stream
configured to receive the BER data.
Local BER Receive Channel Address Bits
The binary value of these bits refers to the Local input channel at which
the BER data starts to be compared.
Zarlink Semiconductor Inc.
ZL50060/1
H
73
until the CBERL bit in the BERCR register clears it.
Description
Description
Description
Data Sheet
Related parts for zl50060gag2
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
16 K-Channel Digital Switch with High Jitter Tolerance, Per Stream Rate Conversion (2, 4, 8, 16, or 32 Mbps), and 64 Inputs and 64 Outputs
Manufacturer:
ZARLINK [Zarlink Semiconductor Inc]
Datasheet:
Part Number:
Description:
Zarlink Semiconductor Inc [TV IF PREAMPLIFIER]
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
256 x 256 Channels (8 TDM Streams @ 2.048Mb/s) Non-blocking Digital Switch (DX)
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Video Programme Delivery Control Interface Circuit
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
SP8719520MHz LOW CURRENT TWO-MODULUS DIVIDERS
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
REMOTE CONTROL RECEIVER
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
2·5GHz ÷8192 PRESCALER
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
1·3GHz 4256 PRESCALER WITH LOW CURRENT AND LOW RADIATION
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Zarlink Semiconductor
Datasheet: