ppc405cr Applied Micro Circuits Corporation (AMCC), ppc405cr Datasheet - Page 25

no-image

ppc405cr

Manufacturer Part Number
ppc405cr
Description
Powerpc 405cr Embedded Processor
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
ppc405cr-3BC200C
Quantity:
2 029
Company:
Part Number:
ppc405cr-3BC200C
Quantity:
2 029
Part Number:
ppc405cr-3BC266C
Manufacturer:
INNO
Quantity:
616
PPC405CR – PowerPC 405CR Embedded Processor
Table 6. Signal Functional Description (Sheet 3 of 5)
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.
Notes:
1. Receiver input has hysteresis.
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 21 for recommended termination values.
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 21 for recommended termination values.
4. If not used, must pull up.
5. If not used, must pull down.
6. Strapping input during reset; pull-up or pull-down required.
7. Pull-up may be required. See “External Bus Control Signals” on page 22.
AMCC
External Master Peripheral Interface
Internal Peripheral Interface
Signal Name
UART0_DCD
UART0_DSR
UART0_CTS
UART0_DTR
UART0_RTS
UARTSerClk
UART0_Rx
UART1_Rx
UART0_Tx
UART0_RI
ExtReset
HoldReq
HoldAck
BusReq
ExtReq
HoldPri
PerClk
ExtAck
PerErr
Peripheral clock to be used by an external master and by
synchronous peripheral slaves.
Peripheral reset to be used by an external master and by
synchronous peripheral slaves.
Hold Request, used by an external master to request ownership of
the peripheral bus.
Hold Acknowledge, used by the PPC405CR to transfer ownership of
peripheral bus to an external master.
ExtReq is used by an external master to indicate it is prepared to
transfer data.
ExtAck is used by the PPC405CR to indicate a data transfer cycle.
Used by an external master to indicate the priority of a given external
master tenure.
Used when the PPC405CR needs to regain control of the peripheral
interface from an external master.
Used as an input to indicate that an external slave peripheral error
has occurred.
Serial clock. Used to provide an alternate clock to the internally
generated serial clock. Used in cases where the allowable internally
generated baud rates are not satisfactory. This input can be
individually connected to either UART.
UART0 Receive (serial data in).
UART0 Transmit (serial data out).
UART0 Data Carrier Detect.
UART0 Data Set Ready.
UART0 Clear To Send.
UART0 Data Terminal Ready.
UART0 Request To Send.
UART0 Ring Indicator.
UART1 Receive (serial data in).
Description
Revision 1.02 – January 11, 2005
I/O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
3.3V LVTTL
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
5V tolerant
Type
Data Sheet
Notes
1, 5
1, 5
6
1
6
1
1
1
6
1
1
1
6
6
1
1
25

Related parts for ppc405cr