A43E06321G-75F AMICC [AMIC Technology], A43E06321G-75F Datasheet - Page 8

no-image

A43E06321G-75F

Manufacturer Part Number
A43E06321G-75F
Description
512K X 32 Bit X 2 Banks Low Power Synchronous DRAM
Manufacturer
AMICC [AMIC Technology]
Datasheet
Operating AC Parameter
(AC operating conditions unless otherwise noted)
Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and
PRELIMINARY
Symbol
t
t
t
t
t
t
t
t
RRD(min)
RCD(min)
t
RAS(max)
t
CCD(min)
RAS(min)
CDL(min)
RDL(min)
BDL(min)
RC(min)
RP(min)
2. Minimum delay is required to complete write.
then rounding off to the next higher integer.
Row active to row active delay
Row precharge time
Row active time
Row cycle time
Last data in new col. Address delay
Last data in row precharge
Last data in to burst stop
Col. Address to col. Address delay
RAS to
(July, 2005, Version 0.0)
CAS
delay
Parameter
7
72.5
100
-75
7.5
7.5
7.5
15
20
20
50
15
Version
AMIC Technology, Corp.
100
-95
9.5
9.5
9.5
19
24
24
50
74
15
Unit
µ s
ns
ns
ns
ns
ns
ns
ns
ns
ns
A43E06321
Note
1
1
1
1
1
2
2
2

Related parts for A43E06321G-75F