ST16 STMICROELECTRONICS [STMicroelectronics], ST16 Datasheet - Page 7

no-image

ST16

Manufacturer Part Number
ST16
Description
CHIP SET INTERFACE SPECIFICATION
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST160
Manufacturer:
ST
0
Part Number:
ST160D0WQ
Manufacturer:
ST
0
Part Number:
ST160D0WT
Manufacturer:
ST
0
Part Number:
ST160DOWQ
Manufacturer:
ST
0
Part Number:
ST160DOWT
Manufacturer:
ST
0
Part Number:
ST1633I-N48
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST1633I-N48
0
Part Number:
ST168
Manufacturer:
MINI
Quantity:
23 080
Part Number:
ST1684M
Manufacturer:
ST
Quantity:
20 000
1 FPGA & MCU INTERFACE
1.1 DESCRIPTION
The goal of this document is to provide a Hardware / Software interface specifications of the FPGA com-
ponent (Xilinx SPARTANXL XCS40XL-4PQ208C) used in the STMicroelectronics Contactless System.
The FPGA manages the communication between the MCU and the Analog Front End. This component
formats the frames in accordance with ISO 14443 type B standard.
1.2 PHYSICAL INTERFACE BETWEEN FPGA AND MCU
This corresponds to a classical memory interface between bidirectional Data bus, Selection signal, Read/
Write signal and a signal used to select either FIFOs or Control/Status registers access
1.2.1 Interface signals description
In order to simplify interface specification, the FPGA logic has been designed with the same accesses for
FIFOs and Control Registers. This is the reason why the read access chronogram show only one access
type (figure 1)
However, for write access chronogram, two access types are shown (figures 2 & 3).
MCU accesses are done in burst mode for the FIFOs, it is not useful to generate addresses. So, there is
no address bus for the MCU Interface. To address the different control registers, the two MSB bits from
the data bus must be used.
These control registers have to be setted during the first transmission each time the code is down loaded
in FPGA (start up of the reader) or when any parameter has to be modified. For later transmissions, the
control registers don’t need to be re initialised.
The control Register Description is available in table 2.
FSD_CHIPSET_B/0104VP2
This is a Preliminary Data on a new product now in development or undergoing evaluation. Details are subject to change with-
out noctice.
CHIP SET INTERFACE SPECIFICATION
ST16-19RFRDCS
PRELIMINARY DATA
1/15

Related parts for ST16