ch7007a Chrontel, ch7007a Datasheet - Page 21

no-image

ch7007a

Manufacturer Part Number
ch7007a
Description
Ch7007a Digital Pc To Tv Encoder
Manufacturer
Chrontel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ch7007a-T
Manufacturer:
CHRONTEL
Quantity:
564
Part Number:
ch7007a-T
Manufacturer:
CHRONTEL
Quantity:
455
Part Number:
ch7007a-T
Manufacturer:
CHRONTEL
Quantity:
1 000
Part Number:
ch7007a-T
Manufacturer:
CHRONTEL
Quantity:
1 000
Part Number:
ch7007a-T
Manufacturer:
CHRONTEL
Quantity:
20 000
CHRONTEL
5.1 Registers and Programming
The CH7007 is a fully programmable device, providing for full functional control through a set of registers accessed
from the serial port. The CH7007 contains a total of 37 registers. A listing of non-Macrovision control registers is
given with a brief descriptions in Table 11 and described in details under Register Descriptions. An addition (+)
sign in the Bits column below signifies that the parameter contains more than 8 bits, and the remaining bits are
located in another register.
201-0000-002
Table 11. Register Map
Display Mode
Flicker Filter
Video Bandwidth
Input Data Format
Clock Mode
Start Active Video
Position Overflow
Black Level
Horizontal Position
Vertical Position
Sync Polarity
Power Management
Connection Detect
Contrast Enhancement
PLL M and N extra bits
PLL-M Value
PLL-N Value
Buffered Clock
Subcarrier Frequency
Adjust
PLL and Memory Control
CIV Control
Calculated Fsc Increment
Value
Version ID
Test
Address
Register
Rev. 2.95, 6/24/2004
Symbol
DMR
FFR
VBW
IDF
CM
SAV
PO
BLR
HPR
VPR
SPR
PMR
CDR
CE
MNE
PLLM
PLLN
BCO
FSCI
PLLC
CIVC
CIV
VID
TR
AR
Address
00H
01H
03H
04H
06H
07H
08H
09H
0AH
0BH
0DH
0EH
10H
11H
13H
14H
15H
17H
18H -1FH
20H
21H
21H -
24H
25H
26H -
29H
3FH
8
6
8
6
8
8+
3
8
8+
8+
4
5
4
3
5
8+
8+
6
4 or 8
each
6
5
8 each
8
30
6
Bits
Display mode selection
Flicker filter mode selection
Luma and chroma filter bandwidth selection
Data format and bit-width selections
Sets the clock mode to be used
Active video delay setting
MSB bits of position values
Black level adjustment input latch clock edge select
Enables horizontal movement of displayed image on
TV
Enables vertical movement of displayed image on
TV
Determines the horizontal and vertical sync polarity
Enables power saving modes
Detection of TV presence
Contrast enhancement setting
Contains the MSB bits for the M and N PLL values
Sets the PLL M value - bits (7:0)
Sets the PLL N value - bits (7:0)
Determines the clock output at pin 41
Determines the subcarrier frequency
Controls for the PLL and memory sections
Control of CIV value
Readable register containing the calculated
subcarrier increment value
Device version number
Reserved for test (details not included herein)
Current register being addressed
Functional Summary
CH7007A
21

Related parts for ch7007a