CY2833 CYPRESS [Cypress Semiconductor], CY2833 Datasheet - Page 9

no-image

CY2833

Manufacturer Part Number
CY2833
Description
Intel CK408 Mobile Clock Synthesizer
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY283300C
Manufacturer:
CY
Quantity:
32 799
Part Number:
CY283300XC
Manufacturer:
CY
Quantity:
21
Part Number:
CY283310C
Manufacturer:
CYP
Quantity:
20 000
Company:
Part Number:
CY283310C
Quantity:
1 000
Part Number:
CY283310C-11
Manufacturer:
NS
Quantity:
2 286
Part Number:
CY283310C-2
Manufacturer:
CY
Quantity:
2 037
Part Number:
CY283310CT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY283310XCT
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY28331OCT
Quantity:
250
Part Number:
CY28331OCT
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY28331OXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-07507 Rev. *A
CPU_STOP# Deassertion
The deassertion of the CPU_STOP# signal will cause all
CPUT/C outputs that were stopped to resume normal
operation in a synchronous manner (meaning that no short or
stretched clock pulses will be produces when the clock
resumes). The maximum latency from the deassertion to
active outputs is no more than two CPUC clock cycles.
Three-state Control of CPU Clocks Clarification
During CPU_STOP# and PD# modes, CPU clock outputs may
be set to driven or undriven (tri-state) by setting the corre-
sponding SMBus entry in Bit6 of Byte0 and Bit6 of Byte1.
PCI_STOP# Deassertion
The deassertion of the PCI_STOP# signal will cause all
PCI(0:2, 4:8) and stoppable PCIF clocks to resume running in
a synchronous manner within two PCI clock periods after
PCI_STOP# transitions to a HIGH level.
The PCI STOP function is controlled by two inputs. One is the
device PCI_STOP# pin number 34 and the other is SMBus
CPU_STP#
CPUC
CPUT
CPUC
CPUT
P C I_S TP #
P C IF 33M
P C I 33M
Figure 6. CPU_STOP# De-assertion Waveform
Figure 7. PCI_STOP# Assertion Waveform
t
setup
PCI_STOP# Assertion
The PCI_STOP# signal is an active LOW input used for
synchronous stopping and starting the PCI outputs while the
rest of the clock generator continues to function. The set-up
time for capturing PCI_STOP# going LOW is 10 ns (t
Figure 2.) The PCIF clocks will not be affected by this pin if
their control bits in the SMBus register are set to allow them to
be free running.
Byte 0,Bit 3. These two inputs to the function are logically
AND’ed. If either the external pin or the internal SMBus
register bit is set LOW, the stoppable PCI clocks will be
stopped in a logic LOW state. Reading SMBus Byte 0,Bit 3 will
return a 0 value if either of these control bits are set LOW
(which indicates that the devices stoppable PCI clocks are not
running).
CY28339
Page 9 of 18
setup
) (see

Related parts for CY2833