MG2 ATMEL [ATMEL Corporation], MG2 Datasheet - Page 6

no-image

MG2

Manufacturer Part Number
MG2
Description
350K Used Gates 0.5 ?m CMOS Sea of Gates
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MG2-AJ-2P(17-010UH-01,PO1-2A0229)
Manufacturer:
SEC
Quantity:
20 150
Part Number:
MG200H1AL1
Manufacturer:
TOSHIBA
Quantity:
28
Part Number:
MG200H1AL1
Manufacturer:
EUPEC
Quantity:
228
Part Number:
MG200H1AL2
Manufacturer:
TOSHIBA
Quantity:
28
Part Number:
MG200H1AL2
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Part Number:
MG200H1AL2
Quantity:
60
Part Number:
MG200H1AL2
Quantity:
60
Part Number:
MG200H1AL3
Manufacturer:
TOSHIBA
Quantity:
1 000
Part Number:
MG200H1AL3
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Part Number:
MG200H1AL3
Quantity:
60
Part Number:
MG200H1FL1
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Part Number:
MG200H1FL1
Quantity:
60
Part Number:
MG200H1FL1A
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Part Number:
MG200H1FL1A
Quantity:
60
Design Flows and Tools
Design Flows and
Modes
6
MG2
A generic design flow for an MG2 array is illustrated below.
A top down design methodology is proposed which starts with high level system description and
is refined in successive design steps. At each step, structural verification is performed which
includes the following tasks:
The main design stages are:
To meet the various requirements of designers, several interface levels between the customer
and Atmel are possible.
For each of the possible design modes a review meeting is required for data transfer from the
user to Atmel. In all cases the final routing and verifications are performed by Atmel.
The design acceptance is formalized by a design review which authorizes Atmel to proceed with
sample manufacturing.
Gate level logic simulation and comparison with high level simulation results.
Design and test rules check.
Power consumption analysis.
Timing analysis (only after floor plan).
System specification, preferably in VHDL form.
Functional description at RTL level.
Logic synthesis.
Floor planning and bonding diagram generation.
Test/Scan insertion, ATG and/or fault simulation.
Physical cell placement, JTAG insertion and clock tree synthesis.
Routing.
4137O–AERO–06/05

Related parts for MG2