ICS1893 Integrated Circuit Systems, ICS1893 Datasheet - Page 66

no-image

ICS1893

Manufacturer Part Number
ICS1893
Description
3.3-V 10Base-T/100Base-TX Integrated PHYceiver
Manufacturer
Integrated Circuit Systems
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893AF
Manufacturer:
ICS
Quantity:
20 000
Company:
Part Number:
ICS1893AF
Quantity:
30
Part Number:
ICS1893AFILF
Manufacturer:
IDT
Quantity:
110
Part Number:
ICS1893AFLF
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1893AFT
Manufacturer:
IDT
Quantity:
8 000
Part Number:
ICS1893BF
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1893BFI
Manufacturer:
OKI
Quantity:
1 934
Part Number:
ICS1893BFILF
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1893BFLF
Manufacturer:
ICS
Quantity:
409
Part Number:
ICS1893BFLF
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1893BFLFT
Manufacturer:
IDT
Quantity:
8 000
Part Number:
ICS1893BKILFT
Manufacturer:
IDT
Quantity:
5 000
Part Number:
ICS1893BY-10
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS1893BY-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS1893BY-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
8.2.8 Duplex Mode (bit 0.8)
8.2.9 Collision Test (bit 0.7)
8.2.10 IEEE Reserved Bits (bits 0.6:0)
ICS1893 Rev C 6/6/00
This bit provides a means of controlling the ICS1893 Duplex Mode. Its operation depends on several other
functions, including the HW/SW input pin and the Auto-Negotiation Enable bit (bit 0.12). When the ICS1893
is configured for:
This bit controls the ICS1893 Collision Test function. When an STA sets bit 0.7 to logic:
The IEEE reserves these bits for future use. When an STA:
The ICS1893 uses some reserved bits to invoke auxiliary functions. To ensure proper operation of the
ICS1893, an STA must maintain the default value of these bits. Therefore, ICS recommends that during
any STA write operation, an STA write the default value to all reserved bits, even those bits that are Read
Only.
Hardware mode (that is, the HW/SW pin is logic zero), the ICS1893 isolates bit 0.8 and uses the
DPXSEL input pin to establish the Duplex mode for the ICS1893. In this Hardware mode:
Software mode (that is, the HW/SW pin is logic one), the function of bit 0.8 depends on the
Auto-Negotiation Enable bit, 0.12. When the auto-negotiation process is:
Zero, the ICS1893 disables the collision detection circuitry for the Collision Test function. In this case, the
COL signal does not track the TXEN signal. (The default value for this bit is logic zero, that is, disabled.)
One, as per the ISO/IEE 8802-3 standard, clause 22.2.4.1.9, the ICS1893 enables the collision detection
circuitry for the Collision Test function, even if the ICS1893 is in Loopback mode (that is, bit 0.14 is set to
1). In this case, the Collision Test function tracks the Collision Detect signal (COL) in response to the
TXEN signal. The ICS1893 asserts the Collision signal (COL) within 512 bit times of receiving an
asserted TXEN signal, and it de-asserts COL within 4 bit times of the de-assertion of the TXEN signal.
Reads a reserved bit, the ICS1893 returns a logic zero.
Writes to a reserved bit, it must use the default value specified in this data sheet.
– Bit 0.8 is undefined.
– The ICS1893 provides a Duplex Mode Status bit (in the QuickPoll Detailed Status Register, bit
– Enabled, the ICS1893 isolates bit 0.8 and relies upon the results of the auto-negotiation process to
– Disabled, bit 0.8 determines the Duplex mode. Setting bit 0.8 to logic:
ICS1893 Data Sheet - Release
17.14), which always shows the setting of an active link.
establish the duplex mode.
• Zero selects half-duplex operations.
• One selects full-duplex operations. (When the ICS1893 is operating in Loopback mode, it isolates
bit 0.8, which has no effect on the operation of the ICS1893.)
Copyright © 2000, Integrated Circuit Systems, Inc.
All rights reserved.
66
Chapter 8 Management Register Set
June, 2000

Related parts for ICS1893