ICS650R01I ICST [Integrated Circuit Systems], ICS650R01I Datasheet - Page 3

no-image

ICS650R01I

Manufacturer Part Number
ICS650R01I
Description
System Peripheral Clock Source
Manufacturer
ICST [Integrated Circuit Systems]
Datasheet
MDS 650-01B A
Integrated Circuit Systems • 525 Race Street • San Jose •CA•95126• (408) 295-9800tel • (408) 295-9818fax
Notes:
External Components
The ICS650 requires a minimum number of external components for proper operation. Decoupling
capacitors of 0.01µF should be connected between VDD and GND (on pins 4 and 6, and pins 16 and 14),
as close to the chip as possible. A series termination resistor of 33
14.31818 MHz crystal must be connected as close to the chip as possible. The crystal should be a
fundamental mode, parallel resonant, 30 ppm or better (to meet the Ethernet specs). Crystal capacitors
should be connected from pins X1 to ground and X2 to ground. The value of these capacitors is given by
the following equation, where C
crystal with 16pF load capacitance, two 8pF caps should be used. If a clock input is used, drive it into X1
and leave X2 unconnected.
Electrical Specifications
Parameter
ABSOLUTE MAXIMUM RATINGS (n n ote 1)
Supply voltage, VDD
Inputs and Clock Outputs
Ambient Operating Temperature
Soldering Temperature
Storage temperature
DC CHARACTERISTICS (VDD = 3.3V V or 5V unless noted) )
Operating Voltage, VDD
Input High Voltage, VIH
Input Low Voltage, VIL
Output High Voltage, VOH
Output Low Voltage, VOL
Output High Voltage, VOH, VDD = 3.3 or 5V
Operating Supply Current, IDD, at 5V
Operating Supply Current, IDD, at 3.3V
Short Circuit Current, VDD = 3.3
Input Capacitance
AC CHARACTERISTICS (VDD = 3.3V V or 5V unless noted)
Input Crystal or Clock Frequency
Output Clocks Accuracy (synthesis error)
Output Clock Rise Time
Output Clock Fall Time
Output Clock Duty Cycle
One Sigma Jitter
One Sigma Jitter
Absolute Clock Period Jitter
1. Stresses beyond those listed under Absolute Maximum Ratings could cause permanent damage to the device. Prolonged
2. With all clocks at highest frequencies.
exposure to levels above the operating limits but below the Absolute Maximums may affect device reliability.
L
is the crystal load capacitance: Crystal caps (pF) = (C
Conditions
Referenced to GND
Referenced to GND
Max of 10 seconds
Select inputs, OE
Select inputs, OE
VDD=3.3V, IOH=-8mA
VDD=3.3V, IOL=8mA
IOH=-8mA
No Load, note 2
No Load, note 2
Each output
Except X1
All clocks
0.8 to 2.0V
2.0 to 0.8V
At VDD/2
Except ACLK
ACLK
PCLK, UCLK, BCLK
3
System Peripheral Clock Source
Minimum
VDD-0.4
- 500
-0.5
-65
3.0
2.4
may be used for each clock output. The
40
0
2
Revision 041499
14.31818
Typical
±50
170
50
25
50
75
7
L
-12) x 2. So for a
Maximum
VDD+0.5
ICS650-01B
260
150
500
5.5
0.8
0.4
1.5
1.5
70
60
7
1
Printed 11/15/00
Units
M H z
ppm
mA
mA
mA
°C
°C
°C
pF
%
V
V
V
V
V
V
V
V
ns
ns
ps
ps
ps

Related parts for ICS650R01I