AD5532-3 AD [Analog Devices], AD5532-3 Datasheet - Page 8

no-image

AD5532-3

Manufacturer Part Number
AD5532-3
Description
32-Channel, 14-Bit Voltage-Output DAC
Manufacturer
AD [Analog Devices]
Datasheet
Pin
AGND (1–2)
AV
V
V
DGND
DV
DAC_GND(1–2)
REF_IN
REF_OUT
V
V
A4–A1
CAL
CS/SYNC
WR
OFFSET_SEL
SCLK
D
D
SER/PAR
OFFS_IN
OFFS_OUT
BUSY
TRACK/RESET
NOTES
1
2
AD5532
Internal pull-down devices on these logic inputs. Therefore, they can be left floating and will default to a logic low condition.
Internal pull-up devices on these logic inputs. Therefore, they can be left floating and will default to a logic high condition.
DD
SS
OUT
IN
IN
OUT
CC
CC
2
1
(1–4)
(1–4)
1
(0–31)
(1–2)
2
1
ERROR RANGE
, A0
FULL-SCALE
1
2
OFFSET
VOLTAGE
RANGE
OUTPUT
1
2
0
Function
Analog GND Pins.
Analog Supply Pins. Voltage range from 4.75 V to 5.25 V.
V
V
Digital GND Pins.
Digital Supply Pins. Voltage range from 2.7 V to 5.25 V.
Reference GND Supply for All the DACs.
Reference Voltage for Channels 0–31.
Reference Output Voltage.
Analog Output Voltages from the 32 Channels.
Analog Input Voltage. Connect this to AGND if operating in DAC mode only.
Parallel Interface: 5-Address Pins for 32 Channels. A4 = MSB of Channel Address. A0 = LSB.
Parallel Interface: Control input that allows all 32 channels to acquire V
This pin is both the active low Chip Select pin for the parallel interface and the Frame Synchronization pin
for the serial interface.
Parallel Interface: Write pin. Active low. This is used in conjunction with the CS pin to address the device
using the parallel interface.
Parallel Interface: Offset Select Pin. Active high. This is used to select the offset channel.
Serial Clock Input for Serial Interface. This operates at clock speeds up to 14 MHz (20 MHz in SHA mode).
Data Input for Serial Interface. Data must be valid on the falling edge of SCLK.
Output from the DAC Registers for readback. Data is clocked out on the rising edge of SCLK and is
valid on the falling edge of SCLK.
This pin allows the user to select whether the serial or parallel interface will be used. If the pin is tied low,
the parallel interface will be used. If it is tied high, the serial interface will be used.
Offset Input. The user can supply a voltage here to offset the output span. OFFS_OUT can also be tied to
this pin if the user wants to drive this pin with the Offset Channel.
Offset Output. This is the acquired/programmed offset voltage which can be tied to OFFS_IN to offset the
span.
This output tells the user when the input voltage is being acquired. It goes low during acquisition and
returns high when the acquisition operation is complete.
If this input is held high, V
gain/offset stage is switched directly to V
of TRACK. See TRACK Input section for further information. This input can also be used as a means of
resetting the complete device to its power-on-reset conditions. This is achieved by applying a low-going
pulse of between 50 ns and 150 ns to this pin. See section on RESET Function for further details.
IDEAL GAIN
DD
SS
Supply Pins. Voltage range from –4.75 V to –16.5 V.
Supply Pins. Voltage range from 8 V to 16.5 V.
DAC CODE
IDEAL TRANSFER
FUNCTION
50mV
IDEAL GAIN
16k
PIN FUNCTION DESCRIPTION
IN
REFIN
is acquired once the channel is addressed. While it is held low, the input to the
IN
. The addressed channel begins to acquire V
V
OUT
0V
DEADBAND
LOWER
OFFSET
ERROR
70mV
TRANSFER
FUNCTION
IDEAL
IN
simultaneously.
ACTUAL
TRANSFER
FUNCTION
DEADBAND
2.96 3V
IN
UPPER
on the rising edge
GAIN ERROR +
OFFSET ERROR
V
IN

Related parts for AD5532-3