EP1K100 ETC [List of Unclassifed Manufacturers], EP1K100 Datasheet - Page 16

no-image

EP1K100

Manufacturer Part Number
EP1K100
Description
Programmable Logic Device Family
Manufacturer
ETC [List of Unclassifed Manufacturers]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K100C208-3N
Manufacturer:
ALTERA
Quantity:
60
Part Number:
EP1K100EFI484-2
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1K100F484-2N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EP1K100FC256
Manufacturer:
LINEAR
Quantity:
423
Part Number:
EP1K100FC256
Manufacturer:
ALTERA
Quantity:
298
Part Number:
EP1K100FC256
Manufacturer:
ALTERA
Quantity:
313
Part Number:
EP1K100FC256-1
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100FC256-1
Manufacturer:
ALTERA
0
Company:
Part Number:
EP1K100FC256-1
Quantity:
17
Part Number:
EP1K100FC256-1N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100FC256-1N
Manufacturer:
ALTERA
Quantity:
10 000
Part Number:
EP1K100FC256-1N
Manufacturer:
ALTERA
0
ACEX 1K Programmable Logic Device Family Data Sheet
Figure 8. ACEX 1K Logic Element
16
Chip-Wide
labctrl1
labctrl2
labctrl3
labctrl4
data1
data2
data3
data4
Reset
Look-Up
Preset
The programmable flipflop in the LE can be configured for D, T, JK, or SR
operation. The clock, clear, and preset control signals on the flipflop can
be driven by global signals, general-purpose I/O pins, or any internal
logic. For combinatorial functions, the flipflop is bypassed and the LUT’s
output drives the LE’s output.
The LE has two outputs that drive the interconnect: one drives the local
interconnect, and the other drives either the row or column FastTrack
Interconnect routing structure. The two outputs can be controlled
independently. For example, the LUT can drive one output while the
register drives the other output. This feature, called register packing, can
improve LE utilization because the register and the LUT can be used for
unrelated functions.
The ACEX 1K architecture provides two types of dedicated high-speed
data paths that connect adjacent LEs without using local interconnect
paths: carry chains and cascade chains. The carry chain supports high-
speed counters and adders, and the cascade chain implements wide-input
functions with minimum delay. Carry and cascade chains connect all LEs
in a LAB and all LABs in the same row. Intensive use of carry and cascade
chains can reduce routing flexibility. Therefore, the use of these chains
should be limited to speed-critical portions of a design.
Clear/
Logic
Select
Clock
(LUT)
Table
Carry-Out
Carry-In
Chain
Carry
Cascade-Out
Cascade-In
Cascade
Chain
Register Bypass
D
ENA
CLRN
PRN
Q
Altera Corporation
Programmable
Register
To FastTrack
Interconnect
To LAB Local
Interconnect

Related parts for EP1K100