X9523 INTERSIL [Intersil Corporation], X9523 Datasheet - Page 3

no-image

X9523

Manufacturer Part Number
X9523
Description
Laser Diode Control for Fiber Optic Modules
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet
PIN ASSIGNMENT
14, 15,
Pin
16,
10
11
12
13
17
18
19
20
1
2
3
4
5
6
7
8
9
C1, C2,
XBGA
B3
A3
A4
B4
C3
D3
C4
D4
E4
E1
E3
E2
D1
B1
A1
B2
A2
D2
V1 / Vcc
Name
V3RO
V2RO
V1RO
SDA
SCL
R
R
R
R
R
Vss
R
MR
WP
NC
V3
V2
H2
w2
w1
H1
L2
L1
3
Connection to end of resistor array for (the 256 Tap) DCP 2.
Connection to terminal equivalent to the “Wiper” of a mechanical potentiometer for DCP 2.
Connection to other end of resistor array for (the 256 Tap) DCP 2.
V3 Voltage Monitor Input. V3 is the input to a non-inverting voltage comparator circuit. When
the V3 input is higher than the
level. Connect V3 to V
V3 RESET Output. This open drain output makes a transition to a HIGH level when V3 is
greater than
on this pin. The V3RO pin requires the use of an external “pull-up” resistor.
Manual Reset. MR is a TTL level compatible input. Pulling the MR pin active (HIGH) initiates
a reset cycle to the V1RO pin (V1/Vcc RESET Output pin). V1RO will remain HIGH for time
t
bits POR1 and POR0 in the CONSTAT Register. The MR pin requires the use of an external
“pull-down” resistor.
Serial Clock. This is a TTL level compatible input pin used to control the serial bus timing for
data input and output.
Serial Data. SDA is a bidirectional TTL level compatible pin used to transfer data into and
out of the device. The SDA pin input buffer is always active (not gated). This pin requires an
external pull up resistor.
Ground.
Connection to other end of resistor for (the 100 Tap) DCP 1.
Connection to terminal equivalent to the “Wiper” of a mechanical potentiometer for DCP 1.
Connection to end of resistor array for (the 100 Tap) DCP 1.
V2 Voltage Monitor Input. V2 is the input to a non-inverting voltage comparator circuit. When
the V2 input is greater than the
level. Connect V2 to V
V2 RESET Output. This open drain output makes a transition to a HIGH level when V2 is great-
er than
circuitry on this pin. The V2RO pin requires the use of an external “pull-up” resistor.
V1 / Vcc RESET Output. This is an active HIGH, open drain output which becomes active
whenever V1 / Vcc falls below
tive for a time t
POR0 and POR1 bits of the internal control register). The V1RO pin requires the use of an
external “pull-up” resistor. The V1RO pin can be forced active (HIGH) using the manual reset
(MR) input pin.
Supply Voltage.
No Connect.
Write Protect Control Pin. WP pin is a TTL level compatible input. When held HIGH, Write Pro-
tection is enabled. In the enabled state, this pin prevents all nonvolatile “write” operations. Al-
so, when the Write Protection is enabled, and the device DCP Write Lock feature is active (i.e.
the DCP Write Lock bit is “1”), then no “write” (volatile or nonvolatile) operations can be per-
formedon the wiper position of any of the integrated Digitally Controlled Potentiometers
(DCPs). The WP pin uses an internal “pull-down” resistor, thus if left floating the write protec-
tion feature is disabled.
purst
after MR has returned to it’s normally LOW state. The reset time can be selected using
V
TRIP2
V
, and goes LOW when V2 is less than
TRIP3 and goes LOW when V3 is less than VTRIP3. There is no delay circuitry
purst
after the power supply stabilizes (t
SS
SS
X9523
when not used.
when not used.
V
V
V
TRIP3 threshold voltage, V3RO makes a transition to a HIGH
TRIP2
TRIP1
. V1RO becomes active on power-up and remains ac-
threshold voltage, V2RO makes a transition to a HIGH
Function
V
TRIP2
purst
. There is no power-up reset delay
can be changed by varying the
March 10, 2005
FN8209.0

Related parts for X9523