FT232HL FTDI [Future Technology Devices International Ltd.], FT232HL Datasheet - Page 32

no-image

FT232HL

Manufacturer Part Number
FT232HL
Description
FT232H Single Channel Hi-Speed USB to Multipurpose UART/FIFO IC
Manufacturer
FTDI [Future Technology Devices International Ltd.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FT232HL
Manufacturer:
TI
Quantity:
210
Part Number:
FT232HL
Manufacturer:
FTDI
Quantity:
20 000
Part Number:
FT232HL
0
Part Number:
FT232HL-REEL
Manufacturer:
FTDI
Quantity:
4 997
Part Number:
FT232HL-REEL
Manufacturer:
FTDI, Future Technology Devices International Ltd
Quantity:
10 000
Part Number:
FT232HL-REEL
0
Part Number:
FT232HL-TRAY
Manufacturer:
FTDI, Future Technology Devices International Ltd
Quantity:
10 000
Document No.: FT_000288
FT232H SINGLE CHANNEL HI-SPEED USB TO MULTIPURPOSE UART/FIFO IC
Datasheet Version 1.3
Clearance No.: FTDI #199
When SS_n is inactive the write buffer and read buffer status is reflected on the MIOSIO[0] and MISO
signals respectively. When the master wishes to initiate a data transfer, SS_n becomes active. As soon as
SS_n becomes active the SPI slave immediately stops driving the MIOSIO[0] signal and SPI master is not
allowed to begin driving the MIOSIO[0] signal until the first clock edge, this ensures that bus contention
is avoided.
th
On the first clock edge the command is shifted out for 7 clocks, on the 8
clock cycle a bus turnaround is
required. The bus turnaround is required as the slave may be required to drive the MIOSIO[0] bus with
read data. The data phase occurs in response to the command and so long as SS_n remains active. The
data phase in 1-bit mode requires 8 clock cycles where the MIOSIO[0] signal transfers the requested
write or read data. The MISO signal indicates to the master the success of the transfer with an ACK or
NAK.
The status is reflected through the whole of the data phase and is valid from the first clock edge. If the
master is writing data to the slave, then on the last clock edge before it de-asserts SS_n must tri-state
the MIOSIO[0] signal to enable the bus to be “turned” around as when SS_n becomes inactive the
FT1248 slave shall begin to drive the write buffer status onto the MIOSIO[0] signal. When the SPI slave
is driving the MIOSIO[0] (the master is reading data) no bus turnaround is required as when SS_n
becomes inactive it is required to drive the write buffer status to the FT1248 master.
Copyright © 2011 Future Technology Devices International Limited
32

Related parts for FT232HL