XR16C854CQ EXAR [Exar Corporation], XR16C854CQ Datasheet - Page 5

no-image

XR16C854CQ

Manufacturer Part Number
XR16C854CQ
Description
2.97V TO 5.5V QUAD UART WITH 128-BYTE FIFO
Manufacturer
EXAR [Exar Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR16C854CQ-F
Manufacturer:
EXAR
Quantity:
1 458
Part Number:
XR16C854CQ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR16C854CQ-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
XR16C854CQ-F
Quantity:
1 500
Company:
Part Number:
XR16C854CQ-F
Quantity:
623
Part Number:
XR16C854CQTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Pin Description
áç
áç
áç
áç
REV. 3.0
RXRDYC#
RXRDYD#
TXRDYC#
TXRDYD#
RXRDYB#
TXRDYA#
TXRDYB#
RXRDYA#
TXRDY#
INTSEL
(IRQ#)
CSD#
(N.C.)
(N.C.)
N
INTC
INTD
INTB
INTA
AME
64-TQFP
P
42
12
37
43
IN
6
-
-
-
-
-
-
-
-
-
-
#
68-PLCC
P
54
15
21
49
55
65
39
IN
-
-
-
-
-
-
-
-
#
100-QFP
P
100
IN
68
12
18
63
69
87
25
56
81
31
50
82
45
5
#
T
(OD)
YPE
O
O
O
O
O
I
I
UART channels A-D Transmitter Ready (active low). The outputs
provide the TX FIFO/THR status for transmit channels A-D. See
Table 5 on page
unconnected.
When 16/68# pin is at logic 1, this input is chip select D (active low)
to enable channel D in the device.
When 16/68# pin is at logic 0, this input is not used.
Motorola bus interface is not available on the 64 pin package.
When 16/68# pin is at logic 1 for Intel bus interface, this ouput
becomes channel A interrupt output. The output state is defined
by the user and through the software setting of MCR[3]. INTA is set
to the active mode when MCR[3] is set to a logic 1. INTA is set to
the three state mode when MCR[3] is set to a logic 0 (default). See
MCR[3].
When 16/68# pin is at logic 0 for Motorola bus interface, this output
becomes device interrupt output (active low, open drain). An exter-
nal pull-up resistor is required for proper operation.
Motorola bus interface is not available on the 64 pin package.
When 16/68# pin is at logic 1 for Intel bus interface, these ouputs
become the interrupt outputs for channels B, C, and D. The output
state is defined by the user through the software setting of MCR[3].
The interrupt outputs are set to the active mode when MCR[3] is
set to a logic 1 and are set to the three state mode when MCR[3] is
set to a logic 0 (default). See MCR[3].
When 16/68# pin is at logic 0 for Motorola bus interface, these out-
puts are unused and will stay at logic zero level. Leave these out-
puts unconnected.
Motorola bus interface is not available on the 64 pin package.
When 16/68# pin is at logic 1 for Intel bus interface, this pin can be
used in conjunction with MCR bit-3 to enable or disable the INT A-
D pins or override MCR bit-3 and enable the interrupt outputs.
Interrupt outputs are enabled continuously by making this pin a
logic 1. Making this pin a logic 0 allows MCR bit-3 to enable and
disable the interrupt output pins. In this mode, MCR bit-3 is set to a
logic 1 to enable the continuous output. See MCR bit-3 description
for full detail. This pin must be at logic 0 in the Motorola bus inter-
face mode. Due to pin limitations on 64 pin packages, this pin is
not available. To cover this limitation, two 64 pin TQFP packages
versions are offered. The XR16C854D operates in the continuous
interrupt enable mode by bonding this pin to VCC internally.
UART channels A-D Receiver Ready (active low). This output pro-
vides the RX FIFO/RHR status for receive channels A-D. See
Table 5 on page
unconnected.
ORed status of TXRDY# A-D. See
put is unused, leave it unconnected.
Interrupt Select (active high, input with internal pull-down).
Transmitter Ready (active low). This output is a logically wire-
5
2.97V TO 5.5V QUAD UART WITH 128-BYTE FIFO
13. If these outputs are unused, leave them
13. If these outputs are unused, leave them
D
ESCRIPTION
Table 5 on page
XR16C854/854D
13. If this out-

Related parts for XR16C854CQ