ISPLSI2064VE-100LB100 LATTICE [Lattice Semiconductor], ISPLSI2064VE-100LB100 Datasheet - Page 5

no-image

ISPLSI2064VE-100LB100

Manufacturer Part Number
ISPLSI2064VE-100LB100
Description
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet
1. Unless noted otherwise, all parameters use a GRP load of four, 20 PTXOR path, ORP and Y0 clock.
2. Standard 16-bit counter using GRP feedback.
3. Reference Switching Test Conditions section.
External Timing Parameters
PARAMETER
t
t
f
f
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
pd1
pd2
max
max (Ext.)
max (Tog.)
su1
co1
h1
su2
co2
h2
r1
rw1
ptoeen
ptoedis
goeen
goedis
wh
wl
COND.
TEST
C
C
A
A
A
A
A
A
B
B
3
10 GLB Reg. Clock to Output Delay
11 GLB Reg. Hold Time after Clock
12 Ext. Reset Pin to Output Delay
13 Ext. Reset Pulse Duration
14 Input to Output Enable
15 Input to Output Disable
16 Global OE Output Enable
17 Global OE Output Disable
18 External Synchronous Clock Pulse Duration, High
19 External Synchronous Clock Pulse Duration, Low
1
2
3
4
5
6
7
8
9
#
Data Propagation Delay, 4PT Bypass, ORP Bypass
Data Propagation Delay
Clock Frequency with Internal Feedback
Clock Frequency with External Feedback
Clock Frequency, Max. Toggle
GLB Reg. Setup Time before Clock, 4 PT Bypass
GLB Reg. Clock to Output Delay, ORP Bypass
GLB Reg. Hold Time after Clock, 4 PT Bypass
GLB Reg. Setup Time before Clock
Over Recommended Operating Conditions
DESCRIPTION
5
Specifications ispLSI 2064VE
1
2
(
tsu2 + tco1
1
)
MIN. MAX.
280
-280
3.5
MIN. MAX.
133
200
200
3.0
0.0
4.0
0.0
4.0
2.5
2.5
-200
Table 2-0030A/2064VE
4.5
7.0
3.5
4.5
6.0
8.0
8.0
5.0
5.0
UNITS
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ISPLSI2064VE-100LB100