IC42S16800D-7TL ISSI [Integrated Silicon Solution, Inc], IC42S16800D-7TL Datasheet - Page 45

no-image

IC42S16800D-7TL

Manufacturer Part Number
IC42S16800D-7TL
Description
16Meg x 8, 8Meg x16 128-MBIT SYNCHRONOUS DRAM
Manufacturer
ISSI [Integrated Silicon Solution, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IC42S16800D-7TL
Manufacturer:
SICK
Quantity:
3 000
Part Number:
IC42S16800D-7TL
Manufacturer:
ISSI
Quantity:
20 000
Company:
Part Number:
IC42S16800D-7TL
Quantity:
90
IS42S81600D,
CLOCK SUSPEND
Clock suspend mode occurs when a column access/burst
is in progress and CKE is registered LOW. In the clock
suspend mode, the internal clock is deactivated, “freezing”
the synchronous logic.
For each positive clock edge on which CKE is sampled
LOW, the next internal positive clock edge is suspended.
Clock Suspend During WRITE Burst
Clock Suspend During READ Burst
Integrated Silicon Solution, Inc. — www.issi.com
Rev. E
07/28/08
INTERNAL
COMMAND
ADDRESS
CLOCK
COMMAND
INTERNAL
CKE
ADDRESS
CLK
DQ
CLOCK
CKE
CLK
IS42S16800D
DQ
READ
BANK a,
COL n
T0
NOP
T0
NOP
T1
WRITE
BANK a,
COL n
D
T1
IN
n
NOP
T2
D
OUT
T2
n
Any command or data present on the input pins at the time
of a suspended internal clock edge is ignored; any data
present on the DQ pins remains driven; and burst counters
are not incremented, as long as the clock is suspended.
(See following examples.)
Clock suspend mode is exited by registering CKE HIGH; the
internal clock and related operation will resume on the
subsequent positive clock edge.
T3
D
T3
OUT
n+1
NOP
T4
D
NOP
IN
T4
n+1
NOP
D
T5
OUT
D
DON'T CARE
n+2
NOP
IN
T5
n+2
DON'T CARE
NOP
D
T6
OUT
n+3
45

Related parts for IC42S16800D-7TL