88E1111-XX-BAB-C000 MARVELL [Marvell Technology Group Ltd.], 88E1111-XX-BAB-C000 Datasheet - Page 17

no-image

88E1111-XX-BAB-C000

Manufacturer Part Number
88E1111-XX-BAB-C000
Description
Integrated 10/100/1000 Ultra Gigabit Ethernet Transceiver
Manufacturer
MARVELL [Marvell Technology Group Ltd.]
Datasheet
Table 4:
The RGMII interface supports 10/100/1000BASE-T and 1000BASE-X modes of operation.The RGMII interface
pins are also used for the RTBI interface. See
tolerant.
Copyright © 2009 Marvell
March 4, 2009, Advance
117-TFBGA
P i n #
E2
H2
G3
G2
F1
E1
C1
B1
B3
C3
D3
B2
RGMII Interface
9 6-BCC
Pin #
8
16
14
12
11
9
2
94
91
93
92
95
12 8-PQF P
Pin #
14
24
20
19
18
16
7
4
125
126
128
3
Document Classification: Proprietary Information
Pin Name
GTX_CLK/
TXC
TXD[3]/TD[3]
TXD[2]/TD[2]
TXD[1]/TD[1]
TXD[0]/TD[0]
TX_EN/
TX_CTL
RX_CLK/
RXC
RX_DV/
RX_CTL
RXD[3]/RD[3]
RXD[2]/RD[2]
RXD[1]/RD[1]
RXD[0]/RD[0]
Table 5
for RTBI pin definitions. The MAC interface pins are 3.3V
Pin
Type
I
I
I
O, Z
O, Z
O, Z
De scrip tio n
RGMII Transmit Clock provides a 125 MHz,
25 MHz, or 2.5 MHz reference clock with ±
50 ppm tolerance depending on speed. In
RGMII mode, GTX_CLK is used as TXC.
RGMII Transmit Data. In RGMII mode,
TXD[3:0] are used as TD[3:0].
In RGMII mode, TXD[3:0] run at double data
rate with bits [3:0] presented on the rising
edge of GTX_CLK, and bits [7:4] presented
on the falling edge of GTX_CLK. In this
mode, TXD[7:4] are ignored.
In RGMII 10/100BASE-T modes, the trans-
mit data nibble is presented on TXD[3:0] on
the rising edge of GTX_CLK.
RGMII Transmit Control. In RGMII mode,
TX_EN is used as TX_CTL. TX_EN is pre-
sented on the rising edge of GTX_CLK.
A logical derivative of TX_EN and TX_ER is
presented on the falling edge of GTX_CLK.
RGMII Receive Clock provides a 125 MHz,
25 MHz, or 2.5 MHz reference clock with ±
50 ppm tolerance derived from the received
data stream depending on speed. In RGMII
mode, RX_CLK is used as RXC.
RGMII Receive Control. In RGMII mode,
RX_DV is used as RX_CTL. RX_DV is pre-
sented on the rising edge of RX_CLK.
A logical derivative of RX_DV and RX_ER is
presented on the falling edge of RX_CLK.
RGMII Receive Data. In RGMII mode,
RXD[3:0] are used as RD[3:0]. In RGMII
mode, RXD[3:0] run at double data rate with
bits [3:0] presented on the rising edge of
RX_CLK, and bits [7:4] presented on the fall-
ing edge of RX_CLK. In this mode, RXD[7:4]
are ignored.
In RGMII 10/100BASE-T modes, the receive
data nibble is presented on RXD[3:0] on the
rising edge of RX_CLK.
RXD[3:0] are synchronous to RX_CLK.
Doc. No. MV-S105540-00, Rev. --
Pin Description
Page 17

Related parts for 88E1111-XX-BAB-C000