IS66WVE1M16BLL-55BLI-TR ISSI, IS66WVE1M16BLL-55BLI-TR Datasheet - Page 10

no-image

IS66WVE1M16BLL-55BLI-TR

Manufacturer Part Number
IS66WVE1M16BLL-55BLI-TR
Description
SRAM 16Mb 1M x 16 55ns Pseudo SRAM
Manufacturer
ISSI
Datasheet

Specifications of IS66WVE1M16BLL-55BLI-TR

Rohs
yes
Memory Size
16 Mbit
Organization
1 Mbit x 16
Access Time
55 ns
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.7 V
Maximum Operating Current
35 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
BGA-48
Memory Type
Psuedo
Factory Pack Quantity
2500
Figure 4. Page Mode READ Operation
UB#/LB# Operation
Page Mode READ Operation
Rev. A | Feb. 2012
UB#/LB#
Address
DQ15
DQ0-
WE#
OE#
CE#
The UB#/LB# enable signals accommodate byte-wide data transfers. During READ operations,
enabled bytes are driven onto the DQ. The DQ signals associated with a disabled byte are
put into a High-Z state during a READ operation. During WRITE operations, disabled bytes
are not transferred to the memory array. and the internal value remains unchanged. During
a WRITE cycle the data to be written is latched on the rising edge of CE#, WE#, LB# or UB#,
whichever occurs first.
When both the UB#/LB# are disabled (HIGH) during an operation, the device prevents the
data bus from receiving or transmitting data. Although the device may appear to be deselected,
it remains in active mode as long as CE# remains LOW.
Page mode is a performance-enhancing extension to the legacy asynchronous READ
operation. In page-mode-capable products, an initial asynchronous read access is
preformed, then adjacent addresses can be read quickly by simply changing the low-
order address. Addresses A[3:0] are used to determine the members of the 16-address
PSRAM page. Any change in addresses A[4] or higher will initiate a new tAA access time.
Figure 4 shows the timing for a page mode access.
Page mode takes advantage of the fact that adjacent addresses can be read faster than
random addresses. WRITE operations do not include comparable page mode functionality.
The CE# LOW time is limited by refresh considerations. CE# must not stay LOW longer
than tCEM.
t
ADD0
AA
www.issi.com
D0
t
ADD1
APA
- SRAM@issi.com
D1
t
ADD2
APA
D2
t
ADD3
APA
D3
IS66WVE1M16BLL
10

Related parts for IS66WVE1M16BLL-55BLI-TR