IS42S32200E-7TL ISSI, Integrated Silicon Solution Inc, IS42S32200E-7TL Datasheet - Page 31

IC SDRAM 64MBIT 143MHZ 86TSOP

IS42S32200E-7TL

Manufacturer Part Number
IS42S32200E-7TL
Description
IC SDRAM 64MBIT 143MHZ 86TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS42S32200E-7TL

Package / Case
86-TSOPII
Memory Size
64M (2Mx32)
Format - Memory
RAM
Memory Type
SDRAM
Speed
143MHz
Interface
Parallel
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Data Bus Width
32 bit
Organization
512 Kbit x 32
Maximum Clock Frequency
143 MHz
Access Time
5.5 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
140 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
706-1081
IS42S32200E-7TL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S32200E-7TL
Manufacturer:
ISSI
Quantity:
792
Part Number:
IS42S32200E-7TLI
Manufacturer:
ISSI
Quantity:
2 526
Part Number:
IS42S32200E-7TLI
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S32200E-7TLI
Manufacturer:
ISSI
Quantity:
6 960
Part Number:
IS42S32200E-7TLI-TR
Manufacturer:
ISSI
Quantity:
1 000
IS42S32200E
Fig CAP 1 - READ With Auto Precharge interrupted by a READ
Integrated Silicon Solution, Inc. — www.issi.com —
Rev. 00D
06/02/08
Fig CAP 2 - READ With Auto Precharge interrupted by a WRITE
BURST READ/SINGLE WRITE
The burst read/single write mode is entered by programming
the write burst mode bit (M9) in the mode register to a logic 1.
In this mode, all WRITE commands result in the access of a
single column location (burst of one), regardless of the
programmed burst length. READ commands access
columns according to the programmed burst length and
sequence, just as in the normal mode of operation (M9 = 0).
CONCURRENT AUTO PRECHARGE
An access command (READ or WRITE) to another bank
while an access command with auto precharge enabled is
executing is not allowed by SDRAMs, unless the SDRAM
supports CONCURRENT AUTO PRECHARGE. ISSI
Internal States
Internal States
COMMAND
COMMAND
ADDRESS
ADDRESS
BANK m
BANK m
BANK n
BANK n
DQM
CLK
CLK
DQ
DQ
Read - AP
Page Active
T0
T0
BANK n
BANK n,
NOP
COL a
Page Active
CAS Latency - 3 (BANK n)
READ - AP
BANK n,
BANK n
T1
T1
COL a
NOP
Page Active
Page Active
READ with Burst of 4
READ with Burst of 4
CAS Latency - 3 (BANK n)
T2
T2
NOP
NOP
READ - AP
BANK m,
BANK m
T3
T3
NOP
1-800-379-4774
COL b
D
OUT
a
CAS Latency - 3 (BANK m)
SDRAMs support CONCURRENT AUTO PRECHARGE.
Four cases where CONCURRENT AUTO PRECHARGE
occurs are defined below.
READ with Auto Precharge
1. Interrupted by a READ (with or without auto precharge):
2. Interrupted by a WRITE (with or without auto precharge):
Interrupt Burst, Precharge
A READ to bank m will interrupt a READ on bank n, CAS
latency later. The PRECHARGE to bank n will begin
when the READ to bank m is registered.
A WRITE to bank m will interrupt a READ on bank n
when registered. DQM should be used two clocks prior
to the WRITE command to prevent bus contention. The
PRECHARGE to bank n will begin when the WRITE to
bank m is registered.
WRITE - AP
BANK m,
BANK m
COL b
T4
T4
NOP
D
D
IN
t
OUT
RP - BANK n
READ with Burst of 4
b
a
Interrupt Burst, Precharge
WRITE with Burst of 4
T5
T5
D
NOP
NOP
D
IN
OUT
t
RP - BANK n
b+1
a+1
T6
T6
D
NOP
NOP
IN
D
OUT
b+2
b
DON'T CARE
DON'T CARE
Idle
T7
T7
D
NOP
D
NOP
Write-Back
IN
Precharge
OUT
b+3
t
t
RP - BANK m
RP - BANK m
b+1
Idle
31

Related parts for IS42S32200E-7TL