M25P05-AVMN6P NUMONYX, M25P05-AVMN6P Datasheet - Page 13

no-image

M25P05-AVMN6P

Manufacturer Part Number
M25P05-AVMN6P
Description
IC FLASH 512KBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P05-AVMN6P

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
512K (64K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Clock Frequency
50MHz
Supply Voltage Range
2.3V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Base Number
25
Frequency
50MHz
Ic Generic Number
25P05
Memory Configuration
64K X 8
Interface Type
Serial, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P05-AVMN6P
Manufacturer:
MOTOROLA
Quantity:
16
Part Number:
M25P05-AVMN6P
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M25P05-AVMN6P
Quantity:
1 800
M25P05-A
4.5
4.5.1
4.5.2
4.5.3
4.5.4
Status register
The status register contains a number of status and control bits, as shown in
can be read or set (as appropriate) by specific instructions.
WIP bit
The write in progress (WIP) bit indicates whether the memory is busy with a write status
register, program or erase cycle.
WEL bit
The write enable latch (WEL) bit indicates the status of the internal write enable latch.
BP1, BP0 bits
The block protect (BP1, BP0) bits are non-volatile. They define the size of the area to be
software protected against program and erase instructions.
SRWD bit
The status register write disable (SRWD) bit is operated in conjunction with the Write
Protect (W) signal. The status register write disable (SRWD) bit and Write Protect (W) signal
allow the device to be put in the hardware protected mode. In this mode, the non-volatile bits
of the status register (SRWD, BP1, BP0) become read-only bits.
Operating features
Table
6, that
13/52

Related parts for M25P05-AVMN6P