RC48F4400P0VB0EJ NUMONYX, RC48F4400P0VB0EJ Datasheet - Page 17

no-image

RC48F4400P0VB0EJ

Manufacturer Part Number
RC48F4400P0VB0EJ
Description
IC FLASH 256MBIT 64EZBGA
Manufacturer
NUMONYX
Series
Axcell™r
Datasheet

Specifications of RC48F4400P0VB0EJ

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
512M (32Mx16)
Speed
100ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 2 V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-EZBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RC48F4400P0VB0EJ
Manufacturer:
Micron Technology Inc
Quantity:
10 000
P30-65nm
Table 5:
Table 6:
Datasheet
17
RFU
DU
NC
A[MAX:0]
DQ[15:0]
ADV#
F1-CE#
CLK
F1-OE#
RST#
WAIT
WE#
WP#
VPP
Symbol
Symbol
TSOP and Easy BGA Signal Descriptions (Sheet 2 of 2)
QUAD+ SCSP Signal Descriptions (Sheet 1 of 2)
Output
Output
Power/
Input/
Type
Type
Input
Input
Input
Input
Input
Input
Input
Input
lnput
RESERVED FOR FUTURE USE: Reserved by Numonyx for future device functionality and
enhancement. These should be treated in the same way as a Do Not Use (DU) signal.
DO NOT USE: Do not connect to any other signal, or power supply; must be left floating.
NO CONNECT: No internal connection; can be driven or floated.
ADDRESS INPUTS: Device address inputs. 256-Mbit: A[23:0]; 512-Mbit: A[24:0]. Note: The
virtual selection of the 256-Mbit “Top parameter” die in the dual-die 512-Mbit configuration is
accomplished by setting A24 high (V
DATA INPUT/OUTPUTS: Inputs data and commands during write cycles; outputs data during
memory, Status Register, Protection Register, and Read Configuration Register reads. Data balls float
when the CE# or OE# are deasserted. Data is internally latched during writes.
ADDRESS VALID: Active low input. During synchronous read operations, addresses are latched on
the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.
In asynchronous mode, the address is latched when ADV# going high or continuously flows through
if ADV# is held low.
WARNING: Designs not using ADV# must tie it to VSS to allow addresses to flow through.
Flash CHIP ENABLE: Active low input. CE# low selects the associated flash memory die. When
asserted, flash internal control logic, input buffers, decoders, and sense amplifiers are active. When
deasserted, the associated flash die is deselected, power is reduced to standby levels, data and
WAIT outputs are placed in high-Z state.
WARNING: Chip enable must be driven high when device is not in use.
CLOCK: Synchronizes the device with the system’s bus frequency in synchronous-read mode.
During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the
next valid CLK edge with ADV# low, whichever occurs first.
WARNING: Designs not using CLK for synchronous read mode must tie it to VCCQ or VSS.
OUTPUT ENABLE: Active low input. OE# low enables the device’s output data buffers during read
cycles. OE# high places the data outputs and WAIT in High-Z.
RESET: Active low input. RST# resets internal automation and inhibits write operations. This
provides data protection during power transitions. RST# high enables normal operation. Exit from
reset places the device in asynchronous read array mode.
WAIT: Indicates data valid in synchronous array or non-array burst reads. Read Configuration
Register bit 10 (RCR.10, WT) determines its polarity when asserted. WAIT’s active output is V
V
WRITE ENABLE: Active low input. WE# controls writes to the device. Address and data are latched
on the rising edge of WE#.
WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock-
down cannot be unlocked with the Unlock command. WP# high overrides the lock-down function
enabling blocks to be erased or programmed using software commands.
ERASE AND PROGRAM POWER: A valid voltage on this pin allows erasing or programming.
Memory contents cannot be altered when V
voltages should not be attempted.
Set V
from the system supply, the V
min to perform in-system flash modification. VPP may be 0 V during read operations.
V
cycles. VPP can be connected to 9 V for a cumulative total not to exceed 80 hours. Extended use of
this pin at 9 V may reduce block cycling capability.
• In synchronous array or non-array read modes, WAIT indicates invalid data when asserted and
• In asynchronous page mode, and all write modes, WAIT is deasserted.
OH
PPH
valid data when deasserted.
when CE# and OE# are V
can be applied to main blocks for 1000 cycles maximum and to parameter blocks for 2500
PP
= V
PPL
for in-system program and erase operations. To accommodate resistor or diode drops
IL
IH
. WAIT is high-Z if CE# or OE# is V
level of V
IH
).
Name and Function
Name and Function
PP
PP
can be as low as V
≤ V
PPLK
. Block erase and program at invalid V
PPL
min. V
IH
.
PP
Order Number: 320002-10
must remain above V
PP
Mar 2010
OL
or
PPL

Related parts for RC48F4400P0VB0EJ