EPC2LI20N Altera, EPC2LI20N Datasheet - Page 16

IC CONFIG DEVICE 1.6MBIT 20-PLCC

EPC2LI20N

Manufacturer Part Number
EPC2LI20N
Description
IC CONFIG DEVICE 1.6MBIT 20-PLCC
Manufacturer
Altera
Series
EPCr
Datasheet

Specifications of EPC2LI20N

Programmable Type
In System Programmable
Memory Size
1.6Mb
Voltage - Supply
3 V ~ 3.6 V, 4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
20-PLCC
For Use With
PLMJ1213 - PROGRAMMER ADAPTER 20 PIN J-LEAD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-1650

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPC2LI20N
Manufacturer:
ALTERA41
Quantity:
433
Part Number:
EPC2LI20N
Manufacturer:
ALTERA
Quantity:
1 190
Part Number:
EPC2LI20N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPC2LI20N
Manufacturer:
MIC
Quantity:
101
Part Number:
EPC2LI20N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EPC2LI20N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EPC2LI20N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
4–16                           Chapter 4: Configuration Devices for SRAM-Based LUT Devices Data Sheet
Timing Information
Figure 4–5. Timing Waveform Using a Configuration Device
Note to
(1) The EPC2 device will drive DCLK low and DATA high after configuration. The EPC1 and EPC1441 device will drive DCLK low and tri-state DATA
Table 4–8. Timing Parameters when Using EPC2 devices at 3.3 V
Configuration Handbook (Complete Two-Volume Set)
t
t
t
t
t
t
t
f
t
t
t
t
t
t
t
t
t
Note to
(1) During initial power-up, a POR delay occurs to permit voltage levels to stabilize. Subsequent reconfigurations do not incur this delay.
POR
OEZX
CE
DSU
DH
CO
CDOE
CLK
MCH
MCL
SCH
SCL
CASC
CCA
OEW
OEC
NRCAS
Symbol
after configuration.
Figure
Table
nINIT_CONF or VCC/nCONFIG
POR delay
OE high to DATA output enabled
OE high to first rising edge on DCLK
Data setup time before rising edge on DCLK
Data hold time after rising edge on DCLK
DCLK to DATA out
DCLK to DATA enable/disable
DCLK frequency
DCLK high time for the first device in the configuration chain
DCLK low time for the first device in the configuration chain
DCLK high time for subsequent devices
DCLK low time for subsequent devices
DCLK rising edge to nCASC
nCS to nCASC cascade delay
OE low pulse width (reset) to guarantee counter reset
OE low (reset) to DCLK disable delay
OE low (reset) to nCASC delay
4–5:
4–8:
nCS/CONF_DONE
OE/nSTATUS
INIT_DONE
Figure 4–5
Table 4–8
(1)
User I/O
DCLK
DATA
t
OEZX
defines the timing parameters when using EPC2 devices at 3.3 V.
shows the timing waveform when using a configuration device.
t
CO
Tri-State
t
t
Parameter
POR
DSU
D
0
D
t
CL
1
D
t
2
DH
D
t
CH
3
D
n
Tri-State
Min
100
30
40
40
40
40
0
5
© December 2009
User Mode
Typ
7.7
65
65
(1)
Max
12.5
200
300
100
100
80
30
30
25
15
30
30
Timing Information
Altera Corporation
Units
MHz
ms
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EPC2LI20N