CDB5524 Cirrus Logic Inc, CDB5524 Datasheet - Page 42

no-image

CDB5524

Manufacturer Part Number
CDB5524
Description
EVAL BOARD FOR CS5524 ADC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB5524

Number Of Adc's
1
Number Of Bits
24
Sampling Rate (per Second)
617
Data Interface
Serial
Inputs Per Adc
4 Differential
Input Range
0 ~ 5 V
Power (typ) @ Conditions
10.1mW @ 15SPS, 5 V
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
CS5524
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
598-1012
1.6 Digital Filter
The CS5521/22/23/24/28 have eight different lin-
ear phase digital filters which set the output word
rates (OWRs) shown in Table 3. These rates as-
sume that XIN is 32.768 kHz. Each of the filters
has a magnitude response similar to that shown in
Figure 18. The filters are optimized to settle to full
accuracy every conversion and yield better than
80 dB rejection for both 50 and 60 Hz with output
word rates at or below 15.0 Sps.
The converter’s digital filters scale with XIN. For
example with an output word rate of 15 Sps, the fil-
ter’s corner frequency is typically 12.7 Hz using a
32.768 kHz clock. If XIN is increased to
65.536 kHz the OWR doubles and the filter’s cor-
ner frequency moves to 25.4 Hz.
1.7 Clock Generator
The CS5521/22/23/24/28 include a gate which can
be connected with an external crystal to provide the
master clock for the chip. The chips are designed to
operate using a low-cost 32.768 kHz “tuning fork”
type crystal. One lead of the crystal should be con-
nected to XIN and the other to XOUT. Lead lengths
should be minimized to reduce stray capacitance.
Note that the oscillator circuit will also operate
with a 100 kHz “tuning fork” type crystal.
42
Figure 18. Filter Response (Normalized to Output Word
-100
-120
-130
-110
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
0
1
15 Sps
2
3
f1
4
f2
Rate = 15 Sps)
5
6
7
8
9
for OWR = 15.0 Sps
f1 = 47.5 Hz
f2 = 65.5 Hz
fS/2 = XIN/4
10
11 12 13 14 15
The converters will operate with an external
(CMOS compatible) clock with frequencies up to
130 kHz (CS5521/23) or 200 kHz (CS5522/24/28).
Figures 19 and 20 detail the CS5521/23 and
CS5522/24/28’s performance (respectively) at in-
creased clock rates.
The 32.768 kHz crystal is normally specified as a
time-keeping crystal with tight specifications for
both initial frequency and for drift over tempera-
ture. To maintain excellent frequency stability,
these crystals are specified only over limited oper-
ating temperature ranges (i.e. -10° C to +60° C).
However,
CS5521/22/23/24/28 don’t generally require such
tight tolerances.
Figure 20. Typical Linearity Error for CS5522/24/28
Figure 19. Typical Linearity Error for CS5521/23
0.0013
0.0012
0.0011
0.0009
0.0008
0.0007
0.0006
0.0005
0.0004
0.0018
0.0016
0.0014
0.0012
0.0008
0.0006
0.0004
0.001
0.002
0.001
30
20
40
applications
50
60
CS5521/22/23/24/28
80
70
XIN (kHz)
XIN (kHz)
100 120 140 160 180 200
90
with
110
DS317F8
130
the

Related parts for CDB5524