EVAL-AD7686CB Analog Devices Inc, EVAL-AD7686CB Datasheet - Page 7

no-image

EVAL-AD7686CB

Manufacturer Part Number
EVAL-AD7686CB
Description
BOARD EVALUATION FOR AD7686
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of EVAL-AD7686CB

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
500k
Data Interface
Serial
Inputs Per Adc
1 Differential
Input Range
±VREF
Power (typ) @ Conditions
15mW @ 500kSPS, 5 V
Voltage Supply Source
Single
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7686
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
Table 6. Pin Function Descriptions
Pin No.
1
2
3
4
5
6
7
8
9
10
1
AI = analog input, DI = digital input, DO = digital output, and P = power.
Mnemonic
REF
VDD
IN+
IN−
GND
CNV
SDO
SCK
SDI
VIO
Figure 5. 10-Lead MSOP Pin Configuration
GND
VDD
REF
IN+
IN–
1
2
3
4
5
Type
AI
P
AI
AI
P
DI
DO
DI
DI
P
(Not to Scale)
AD7686
TOP VIEW
1
Description
Reference Input Voltage. The REF range is from 0.5 V to VDD. It is referred to the GND pin. This pin should
be decoupled closely to the pin with a 10 μF capacitor.
Power Supply.
Analog Input. It is referred to IN−. The voltage range, that is, the difference between IN+ and IN−, is 0 V to V
Analog Input Ground Sense. It is connected to the analog ground plane or to a remote sense ground.
Power Supply Ground.
Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions and
selects the interface mode, chain, or CS. In CS mode, it enables the SDO pin when low. In chain mode,
the data should be read when CNV is high.
Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.
Serial Data Clock Input. When the part is selected, the conversion result is shifted out by this clock.
Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as
follows:
Chain mode is selected if SDI is low during the CNV rising edge. In this mode, SDI is used as a data
input to daisy-chain the conversion results of two or more ADCs onto a single SDO line. The digital
data level on SDI is output on SDO with a delay of 16 SCK cycles.
CS mode is selected if SDI is high during the CNV rising edge. In this mode, either SDI or CNV can
enable the serial output signals when low. If SDI or CNV is low when the conversion is completed,
the busy indicator feature is enabled.
Input/Output Interface Digital Power. Nominally at the same supply as the host interface (1.8 V, 2.5 V,
3 V, or 5 V).
10
9
8
7
6
VIO
SDI
SCK
SDO
CNV
Rev. B | Page 7 of 28
Figure 6. 10-Lead QFN (LFCSP) Pin Configuration
GND
VDD
REF
IN+
IN–
1
2
3
4
5
(Not to Scale)
AD7686
TOP VIEW
10 VIO
9
8
7
6
SDI
SCK
SDO
CNV
AD7686
REF
.

Related parts for EVAL-AD7686CB