PIC18F2510-I/SP Microchip Technology, PIC18F2510-I/SP Datasheet - Page 5

IC MCU FLASH 16KX16 28-DIP

PIC18F2510-I/SP

Manufacturer Part Number
PIC18F2510-I/SP
Description
IC MCU FLASH 16KX16 28-DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2510-I/SP

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Number Of I /o
25
Program Memory Type
FLASH
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-DIP (0.300", 7.62mm)
Controller Family/series
PIC18
No. Of I/o's
25
Ram Memory Size
1.5KB
Cpu Speed
40MHz
No. Of Timers
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DVA18XP280 - DEVICE ADAPTER 18F2220 PDIP 28LD
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2510-I/SP
Manufacturer:
TM
Quantity:
50 000
For PIC18F2685/4685 devices, the code memory
space extends from 0000h to 017FFFh (96 Kbytes) in
five 16-Kbyte blocks. For PIC18F2682/4682 devices,
the code memory space extends from 0000h to
0013FFFh (80 Kbytes) in four 16-Kbyte blocks.
Addresses, 0000h through 0FFFh, however, define a
“Boot Block” region that is treated separately from
Block 0. All of these blocks define code protection
boundaries within the code memory space.
The size of the Boot Block in PIC18F2685/4685 and
PIC18F2682/4682 devices can be configured as 1, 2 or
4K words (see
FIGURE 2-4:
 2010 Microchip Technology Inc.
Note:
3FFFFFh
01FFFFh
000000h
200000h
*
Sizes of memory areas are not to scale.
Boot Block size is determined by the BBSIZ<1:2> bits in the CONFIG4L register.
Unimplemented
Code Memory
Configuration
Read as ‘0’
and ID
Figure
Space
MEMORY MAP AND THE CODE MEMORY SPACE 
FOR PIC18F2685/4685 AND PIC18F2682/4682 DEVICES
2-4). This is done through the
Block 0
11/10
Block*
Boot
(PIC18F2685/4685)
Unimplemented
Reads all ‘0’s
PIC18F2XXX/4XXX FAMILY
96 Kbytes
Block 0
Block 1
Block 2
Block 3
Block 4
Block 5
Block*
Boot
01
MEMORY SIZE/DEVICE
Block 0
Block*
Boot
BBSIZ1:BBSIZ2
00
BBSIZ<2:1>
CONFIG4L. It is important to note that increasing the
size of the Boot Block decreases the size of Block 0.
TABLE 2-3:
PIC18F2682
PIC18F4682
PIC18F2685
PIC18F4685
Device
Block 0
11/10
Block*
Boot
bits
(PIC18F2682/4682)
Unimplemented
IMPLEMENTATION OF CODE
MEMORY
Reads all ‘0’s
in
Block 0
Block 1
Block 2
Block 3
Block 4
80 Kbytes
Block*
Boot
01
Code Memory Size (Bytes)
the
000000h-013FFFh (80K)
000000h-017FFFh (96K)
Configuration
Block 0
Block*
Boot
00
DS39622L-page 5
000000h
0007FFh
000800h
000FFFh
001000h
001FFFh
002000h
003FFFh
004000h
007FFFh
008000h
00BFFFh
00C000h
00FFFFh
010000h
013FFFh
014000h
017FFFh
01FFFFh
Address
Range
register,

Related parts for PIC18F2510-I/SP