C8051F561-IQ Silicon Laboratories Inc, C8051F561-IQ Datasheet - Page 184

IC 8051 MCU 32K FLASH 32-QFP

C8051F561-IQ

Manufacturer Part Number
C8051F561-IQ
Description
IC 8051 MCU 32K FLASH 32-QFP
Manufacturer
Silicon Laboratories Inc
Series
C8051F56xr
Datasheets

Specifications of C8051F561-IQ

Program Memory Type
FLASH
Program Memory Size
32KB (32K x 8)
Package / Case
32-QFP
Core Processor
8051
Core Size
8-Bit
Speed
50MHz
Connectivity
SMBus (2-Wire/I²C), CAN, SPI, UART/USART
Peripherals
POR, PWM, Temp Sensor, WDT
Number Of I /o
25
Ram Size
2.25K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.25 V
Data Converters
A/D 25x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Processor Series
C8051F5x
Core
8051
Data Bus Width
8 bit
Data Ram Size
2304 B
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
25
Operating Supply Voltage
1.8 V to 5.25 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F560DK
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
336-1691 - KIT DEVELOPMENT FOR C8051F560
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1696

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F561-IQ
Manufacturer:
Silicon Labs
Quantity:
135
Part Number:
C8051F561-IQ
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Part Number:
C8051F561-IQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
C8051F55x/56x/57x
SFR Definition 19.17. P1MDIN: Port 1 Input Mode
SFR Address = 0xF2; SFR Page = 0x0F
SFR Definition 19.18. P1MDOUT: Port 1 Output Mode
SFR Address = 0xA5; SFR Page = 0x0F
184
Name
Reset
Name
Reset
7:0
7:0 P1MDOUT[7:0] Output Configuration Bits for P1.7–P1.0 (respectively).
Bit
Bit
Type
Type
Bit
Bit
P1MDIN[7:0]
Name
Name
7
1
7
0
Analog Configuration Bits for P1.7–P1.0 (respectively).
Port pins configured for analog mode have their weak pull-up and digital receiver
disabled. For analog mode, the pin also needs to be configured for open-drain
mode in the P1MDOUT register.
0: Corresponding P1.n pin is configured for analog mode.
1: Corresponding P1.n pin is not configured for analog mode.
These bits are ignored if the corresponding bit in register P1MDIN is logic 0.
0: Corresponding P1.n Output is open-drain.
1: Corresponding P1.n Output is push-pull.
6
1
6
0
5
1
5
0
Rev. 1.1
P1MDOUT[7:0]
4
1
4
0
P1MDIN[7:0]
R/W
R/W
Function
Function
3
1
3
0
2
1
2
0
1
1
1
0
0
1
0
0

Related parts for C8051F561-IQ