M30626FJPGP#U3C Renesas Electronics America, M30626FJPGP#U3C Datasheet - Page 35

IC M16C MCU FLASH 512K 100LQFP

M30626FJPGP#U3C

Manufacturer Part Number
M30626FJPGP#U3C
Description
IC M16C MCU FLASH 512K 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheets

Specifications of M30626FJPGP#U3C

Core Processor
M16C/60
Core Size
16-Bit
Speed
24MHz
Connectivity
I²C, IEBus, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
31K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
For Use With
867-1000 - KIT QUICK START RENESAS 62PR0K33062PS001BE - R0K33062P STARTER KITR0K33062PS000BE - KIT EVAL STARTER FOR M16C/62PM3062PT3-CPE-3 - EMULATOR COMPACT M16C/62P/30P
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
M16C/62P Group (M16C/62P, M16C/62PT)
Rev.2.41
REJ03B0001-0241
3.
Figure 3.1 is a Memory Map of the M16C/62P group. The address space extends the 1M bytes from address 00000h to
FFFFFh.
The internal ROM is allocated in a lower address direction beginning with address FFFFFh. For example, a 64-Kbyte
internal ROM is allocated to the addresses from F0000h to FFFFFh.
As for the flash memory version, 4-Kbyte space (block A) exists in 0F000h to 0FFFFh. 4-Kbyte space is mainly for
storing data. In addition to storing data, 4-Kbyte space also can store programs.
The fixed interrupt vector table is allocated to the addresses from FFFDCh to FFFFFh. Therefore, store the start
address of each interrupt routine here.
The internal RAM is allocated in an upper address direction beginning with address 00400h. For example, a 10-Kbyte
internal RAM is allocated to the addresses from 00400h to 02BFFh. In addition to storing data, the internal RAM also
stores the stack used when calling subroutines and when interrupts are generated.
The SRF is allocated to the addresses from 00000h to 003FFh. Peripheral function control registers are located here.
Of the SFR, any area which has no functions allocated is reserved for future use and cannot be used by users.
The special page vector table is allocated to the addresses from FFE00h to FFFDBh. This vector is used by the JMPS
or JSRS instruction. For details, refer to the M16C/60 and M16C/20 Series Software Manual.
In memory expansion and microprocessor modes, some areas are reserved for future use and cannot be used by users.
Use M16C/62P (80-pin version) and M16C/62PT in single-chip mode. The memory expansion and microprocessor
modes cannot be used
.
Figure 3.1
Memory
NOTES:
10 Kbytes
12 Kbytes
16 Kbytes
20 Kbytes
24 Kbytes
31 Kbytes
4 Kbytes
5 Kbytes
Size
1. During memory expansion and microprocessor modes, can be used.
2. In memory expansion mode, can be used.
3. As for the flash memory version, 4-Kbyte space (block A) exists.
4. Shown here is a memory map for the case where the PM10 bit in the PM1 register is “1”
5. When using the masked ROM version, write nothing to internal ROM area.
Jan 10, 2006
Internal RAM
and the PM13 bit in the PM1 register is “1”.
Address XXXXXh
013FFh
017FFh
02BFFh
033FFh
043FFh
053FFh
063FFh
07FFFh
Memory Map
128 Kbytes
192 Kbytes
256 Kbytes
320 Kbytes
384 Kbytes
512 Kbytes
48 Kbytes
64 Kbytes
96 Kbytes
Page 33 of 96
Size
Internal ROM
Address YYYYYh
F4000h
F0000h
E8000h
E0000h
D0000h
C0000h
B0000h
A0000h
80000h
(3)
XXXXXh
YYYYYh
FFFFFh
0FFFFh
00000h
00400h
0F000h
10000h
27000h
28000h
80000h
(program area)
Reserved area
Reserved area
Reserved area
External area
External area
Internal ROM
Internal ROM
(data area)
Internal RAM
SFR
(3)
(2)
(5)
(1)
FFFDCh
FFE00h
FFFFFh
Undefined instruction
BRK instruction
Watchdog timer
Address match
Special page
vector table
Single step
Overflow
Reset
DBC
NMI
3. Memory

Related parts for M30626FJPGP#U3C