AT90USB82-16MUR Atmel, AT90USB82-16MUR Datasheet - Page 86

no-image

AT90USB82-16MUR

Manufacturer Part Number
AT90USB82-16MUR
Description
MCU AVR USB 8K FLASH 32-QFN
Manufacturer
Atmel
Series
AVR® 90USBr
Datasheet

Specifications of AT90USB82-16MUR

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
EBI/EMI, PS/2, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
22
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-QFN
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SPI, USART, debugWIRE
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
22
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
For Use With
ATSTK600 - DEV KIT FOR AVR/AVR32ATSTK526 - KIT STARTER FOR AT90USB82/162ATAVRDRAGON - KIT DRAGON 32KB FLASH MEM AVRATSTK525 - KIT STARTER FOR AT90USBAT90USBKEY2 - KIT DEMO FOR AT90USB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Converters
-
Lead Free Status / Rohs Status
 Details
12.0.3
12.0.4
12.0.5
12.0.6
86
AT90USB82/162
External Interrupt Mask Register – EIMSK
External Interrupt Flag Register – EIFR
Pin Change Interrupt Control Register - PCICR
Pin Change Interrupt Flag Register – PCIFR
• Bits 7..0 – INT7 – INT0: External Interrupt Request 7 - 0 Enable
When an INT7 – INT0 bit is written to one and the I-bit in the Status Register (SREG) is set
(one), the corresponding external pin interrupt is enabled. The Interrupt Sense Control bits in the
External Interrupt Control Registers – EICRA and EICRB – defines whether the external inter-
rupt is activated on rising or falling edge or level sensed. Activity on any of these pins will trigger
an interrupt request even if the pin is enabled as an output. This provides a way of generating a
software interrupt.
• Bits 7..0 – INTF7 - INTF0: External Interrupt Flags 7 - 0
When an edge or logic change on the INT7:0 pin triggers an interrupt request, INTF7:0 becomes
set (one). If the I-bit in SREG and the corresponding interrupt enable bit, INT7:0 in EIMSK, are
set (one), the MCU will jump to the interrupt vector. The flag is cleared when the interrupt routine
is executed. Alternatively, the flag can be cleared by writing a logical one to it. These flags are
always cleared when INT7:0 are configured as level interrupt. Note that when entering sleep
mode with the INT3:0 interrupts disabled, the input buffers on these pins will be disabled. This
may cause a logic change in internal signals which will set the INTF3:0 flags. See
Enable and Sleep Modes” on page 71
• Bit 1..0 – PCIE1- PCIE0: Pin Change Interrupt Enable 1-0
When the PCIE1/0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one),
Pin Change interrupt 1/0 is enabled. Any change on any enabled PCINT12..8/7..0 pin will
cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is exe-
cuted from the PCI1/0 Interrupt Vector. PCINT12..8/7..0 pins are enabled individually by the
PCMSK1/0 Register.
• Bit 1..0 – PCIF1- PCIF0: Pin Change Interrupt Flag 1-0
Bit
Read/Write
Initial Value
Bit
Read/Write
Initial Value
Bit
Read/Write
Initial Value
Bit
Read/Write
Initial Value
7
INT7
R/W
0
7
INTF7
R/W
0
7
-
R
0
7
-
R
0
6
INT6
R/W
0
6
INTF6
R/W
0
6
-
R
0
6
-
R
0
5
INT5
R/W
0
5
INTF5
R/W
0
5
R
0
5
R
0
for more information.
4
INT4
R/W
0
4
INTF4
R/W
0
4
R
0
4
R
0
3
INT3
R/W
0
3
INTF3
R/W
0
3
R
0
3
R
0
2
INT2
R/W
0
2
INTF2
R/W
0
2
R
0
2
R
0
1
INT1
R/W
0
1
INTF1
R/W
0
1
PCIE1
R/W
0
1
PCIF1
R/W
0
0
IINT0
R/W
0
0
INTF0
R/W
0
0
PCIE0
R/W
0
0
PCIF0
R/W
0
7707F–AVR–11/10
“Digital Input
EIMSK
EIFR
PCICR
PCIFR

Related parts for AT90USB82-16MUR