CAT1025WI-28-GT3 ON Semiconductor, CAT1025WI-28-GT3 Datasheet - Page 13

no-image

CAT1025WI-28-GT3

Manufacturer Part Number
CAT1025WI-28-GT3
Description
IC SUPERVISR CPU 2K EEPROM 8SOIC
Manufacturer
ON Semiconductor
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of CAT1025WI-28-GT3

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active High/Active Low
Reset Timeout
130 ms Minimum
Voltage - Threshold
2.85V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT1025WI-28-GT3
Manufacturer:
NUVOTON
Quantity:
20 000
Immediate/Current Address Read
The CAT1024 and CAT1025 address counter
contains the address of the last byte accessed,
incremented by one. In other words, if the last READ
or WRITE access was to address N, the READ
immediately following would access data from
address N + 1. For N = E = 255, the counter will
wrap around to zero and continue to clock out valid
data.
address information (with the R/W ¯ ¯ bit set to one), it
issues an acknowledge, then transmits the 8-bit byte
requested. The master device does not send an
acknowledge, but will generate a STOP condition.
Selective/Random Read
Selective/Random READ operations allow the
Master device to select at random any memory
location for a READ operation. The Master device
first performs a ‘dummy’ write operation by sending
the START condition, slave address and byte
addresses of the location it wishes to read. After the
CAT1024 and CAT1025 acknowledges, the Master
device sends the START condition and the slave
address again, this time with the R/W ¯ ¯ bit set to one.
The CAT1024 and CAT1025 then responds with its
acknowledge and sends the 8-bit byte requested.
The master device does not send an acknowledge
but will generate a STOP condition.
Figure 11. Selective Read Timing
Figure 12. Sequential Read Timing
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
After the CAT1024/1025 receives its slave
BUS ACTIVITY:
SDA LINE
MASTER
BUS ACTIVITY:
SDA LINE
MASTER
ADDRESS
SLAVE
S
S
T
A
R
T
A
C
K
ADDRESS
SLAVE
DATA n
A
C
K
ADDRESS (n)
A
C
K
BYTE
DATA n+1
13
Sequential Read
The Sequential READ operation can be initiated by
either the Immediate Address READ or Selective READ
operations. After the CAT1024 and CAT1025 sends the
inital 8-bit byte requested, the Master will responds with
an acknowledge which tells the device it requires more
data. The CAT1024 and CAT1025 will continue to
output an 8-bit byte for each acknowledge, thus sending
the STOP condition.
The data being transmitted from the CAT1024 and
CAT1025 is sent sequentially with the data from
address N followed by data from address N + 1. The
READ operation address counter increments all of the
CAT1024 and CAT1025 address bits so that the entire
memory array can be read during one operation.
A
C
K
R
S
T
A
T
S
C
A
K
ADDRESS
SLAVE
DATA n+2
A
C
K
A
C
K
DATA n
CAT1024, CAT1025
DATA n+x
N
O
C
A
K
P
S
O
P
T
Doc. No. MD-3008 Rev. R
N
O
C
A
K
S
O
P
T
P

Related parts for CAT1025WI-28-GT3