AD9980KSTZ-80 Analog Devices Inc, AD9980KSTZ-80 Datasheet - Page 28

IC,Data Acquisition Signal Conditioner,3-CHANNEL,8-BIT,CMOS,QFP,80PIN,PLASTIC

AD9980KSTZ-80

Manufacturer Part Number
AD9980KSTZ-80
Description
IC,Data Acquisition Signal Conditioner,3-CHANNEL,8-BIT,CMOS,QFP,80PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9980KSTZ-80

Applications
Video
Interface
Analog
Voltage - Supply
3.13 V ~ 3.47 V
Package / Case
80-LQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9980/PCBZ - KIT EVALUATION AD9980
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9980KSTZ-80
Manufacturer:
ADI
Quantity:
830
Part Number:
AD9980KSTZ-80
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD9980KSTZ-80
Manufacturer:
ADI/亚德诺
Quantity:
20 000
0x02
AD9980
DETAILED 2-WIRE SERIAL CONTROL REGISTER DESCRIPTIONS
CHIP IDENTIFICATION
0x00
PLL DIVIDER CONTROL
0x01
7:0
An 8-bit register which represents the silicon revision
7:0
The eight MSBs of the 12-bit PLL divide ratio PLLDIV.
The PLL derives a pixel clock from the incoming
Hsync signal. The pixel clock frequency is then
divided by an integer value, such that the output is
phase-locked to Hsync. This PLLDIV value
determines the number of pixel times (pixels plus
horizontal blanking overhead) per line. This is
typically 20% to 30% more than the number of active
pixels in the display.
The 12-bit value of the PLL divider supports divide
ratios from 2 to 4095 as long as the output frequency
is within range. The higher the value loaded in this
register, the higher the resulting clock frequency with
respect to a fixed Hsync frequency.
VESA has established some standard timing
specifications, which will assist in determining the
value for PLLDIV as a function of horizontal and
vertical display resolution and frame rate (see Table 9).
However, many computer systems do not conform
precisely to the recommendations and these numbers
should be used only as a guide. The display system
manufacturer should provide automatic or manual
means for optimizing PLLDIV. An incorrectly set
PLLDIV usually produces one or more vertical noise
bars on the display. The greater the error, the greater
the number of bars produced.
The power-up default value of PLLDIV is 1693.
PLLDIVM = 0x69, PLLDIVL = 0xDx.
The AD9980 updates the full divide ratio only when
the LSBs are written. Writing to this register by itself
does not trigger an update.
7:4
The four LSBs of the 12-bit PLL divide ratio PLLDIV.
The power-up default value of PLLDIV is 1693.
PLLDIVM = 0x69, PLLDIVL = 0xDx.
Chip Revision
PLL Divide Ratio MSBs
PLL Divide Ratio LSBs
Rev. 0 | Page 28 of 44
.
CLOCK GENERATOR CONTROL
0x03
Table 13. VCO Ranges
VCO Range
00
01
10
11
0x03
Table 14. Charge Pump Currents
Ip2
0
0
0
0
1
1
1
1
0x03
Table 15. External Clock Select Settings
EXTCLK
0
1
7:6
Two bits that establish the operating range of the clock
generator. VCORNGE must be set to correspond to
the desired operating frequency (incoming pixel rate).
The PLL gives the best jitter performance at high
frequencies. For this reason, in order to output low
pixel rates and still get good jitter performance, the
PLL actually operates at a higher frequency but then
divides down the clock rate afterwards. See Table 13
for the pixel rates for each VCO range setting. The
PLL output divisor is automatically selected with the
VCO range setting. The power-up default value is 01.
5:3
Three bits that establish the current driving the loop
filter in the clock generator. The current must be set to
correspond with the desired operating frequency. The
power-up default value is current = 001.
2
This bit determines the source of the pixel clock.
A Logic 0 enables the internal PLL that generates the
pixel clock from an externally provided Hsync.
A Logic 1 enables the external EXTCLK input pin. In
this mode, the PLL Divide Ratio (PLLDIV) is ignored.
The clock phase adjust (PHASE) is still functional.
The power-up default value is EXTCLK = 0.
Ip1
0
0
1
1
0
0
1
1
Function
Internally generated clock
Externally provided clock signal
VCO Range Select
External Clock Enable
Charge Pump Current
Preliminary Technical Data
Ip0
0
1
0
1
0
1
0
1
Pixel Rates
10 to 21
21 to 42
42 to 84
84 to 95
Current
50
100
150
250
350
500
750
1500

Related parts for AD9980KSTZ-80