EVAL-AD9834SDZ Analog Devices Inc, EVAL-AD9834SDZ Datasheet - Page 8

no-image

EVAL-AD9834SDZ

Manufacturer Part Number
EVAL-AD9834SDZ
Description
Evaluation Board I.c.
Manufacturer
Analog Devices Inc
Datasheet

Specifications of EVAL-AD9834SDZ

Lead Free Status / Rohs Status
Lead free / RoHS Compliant
AD9834
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 4. Pin Function Descriptions
Pin No.
ANALOG SIGNAL AND REFERENCE
1
2
3
17
19, 20
POWER SUPPLY
4
5
6
7
18
DIGITAL INTERFACE AND CONTROL
8
9
10
11
12
Mnemonic
FS ADJUST
REFOUT
COMP
VIN
IOUT,
IOUTB
AVDD
DVDD
CAP/2.5V
DGND
AGND
MCLK
FSELECT
PSELECT
RESET
SLEEP
Description
Full-Scale Adjust Control. A resistor (R
of the full-scale DAC current. The relationship between R
Voltage Reference Output. The AD9834 has an internal 1.20 V reference that is made available at this pin.
DAC Bias Pin. This pin is used for decoupling the DAC bias voltage.
Input to Comparator. The comparator can be used to generate a square wave from the sinusoidal DAC output. The
DAC output should be filtered appropriately before being applied to the comparator to improve jitter. When Bit
OPBITEN and Bit SIGN/PIB in the control register are set to 1, the comparator input is connected to VIN.
Current Output. This is a high impedance current source. A load resistor of nominally 200 Ω should be connected
between IOUT and AGND. IOUTB should preferably be tied through an external load resistor of 200 Ω to AGND, but
it can be tied directly to AGND. A 20 pF capacitor to AGND is also recommended to prevent clock feedthrough.
Positive Power Supply for the Analog Section. AVDD can have a value from 2.3 V to 5.5 V. A 0.1 μF decoupling
capacitor should be connected between AVDD and AGND.
Positive Power Supply for the Digital Section. DVDD can have a value from 2.3 V to 5.5 V. A 0.1 μF decoupling
capacitor should be connected between DVDD and DGND.
The digital circuitry operates from a 2.5 V power supply. This 2.5 V is generated from DVDD using an on-board
regulator (when DVDD exceeds 2.7 V). The regulator requires a decoupling capacitor of typically 100 nF that is
connected from CAP/2.5 V to DGND. If DVDD is equal to or less than 2.7 V, CAP/2.5 V should be shorted to DVDD.
Digital Ground.
Analog Ground.
Digital Clock Input. DDS output frequencies are expressed as a binary fraction of the frequency of MCLK. The
output frequency accuracy and phase noise are determined by this clock.
Frequency Select Input. FSELECT controls which frequency register, FREQ0 or FREQ1, is used in the phase
accumulator. The frequency register to be used can be selected using Pin FSELECT or Bit FSEL. When Bit FSEL is
used to select the frequency register, the FSELECT pin should be tied to CMOS high or low.
Phase Select Input. PSELECT controls which phase register, PHASE0 or PHASE1, is added to the phase accumulator
output. The phase register to be used can be selected using Pin PSELECT or Bit PSEL. When the phase registers are being
controlled by Bit PSEL, the PSELECT pin should be tied to CMOS high or low.
Active High Digital Input. RESET resets appropriate internal registers to zero; this corresponds to an analog output
of midscale. RESET does not affect any of the addressable registers.
Active High Digital Input. When this pin is high, the DAC is powered down. This pin has the same function as
Control Bit SLEEP12.
FSADJUST = 1.15 V nominal, R
IOUT
FULL SCALE
= 18 × FSADJUST/R
FS ADJUST
FSELECT
PSELECT
CAP/2.5V
REFOUT
COMP
DGND
MCLK
DVDD
AVDD
SET
Figure 6. Pin Configuration
SET
10
= 6.8 kΩ typical.
1
2
3
4
5
6
7
8
9
Rev. C | Page 8 of 36
SET
(Not to Scale)
AD9834
TOP VIEW
) is connected between this pin and AGND. This determines the magnitude
20
19
18
17
16
15
14
13
12
11
IOUTB
IOUT
AGND
VIN
SIGN BIT OUT
FSYNC
SCLK
SDATA
SLEEP
RESET
SET
and the full-scale current is as follows:

Related parts for EVAL-AD9834SDZ